stm32l0xx_ll_tim.h 139 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310
  1. /**
  2. ******************************************************************************
  3. * @file stm32l0xx_ll_tim.h
  4. * @author MCD Application Team
  5. * @brief Header file of TIM LL module.
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * Copyright (c) 2016 STMicroelectronics.
  10. * All rights reserved.
  11. *
  12. * This software is licensed under terms that can be found in the LICENSE file
  13. * in the root directory of this software component.
  14. * If no LICENSE file comes with this software, it is provided AS-IS.
  15. *
  16. ******************************************************************************
  17. */
  18. /* Define to prevent recursive inclusion -------------------------------------*/
  19. #ifndef __STM32L0xx_LL_TIM_H
  20. #define __STM32L0xx_LL_TIM_H
  21. #ifdef __cplusplus
  22. extern "C" {
  23. #endif
  24. /* Includes ------------------------------------------------------------------*/
  25. #include "stm32l0xx.h"
  26. /** @addtogroup STM32L0xx_LL_Driver
  27. * @{
  28. */
  29. #if defined (TIM2) || defined (TIM3) || defined (TIM21) || defined (TIM22) || defined (TIM6) || defined (TIM7)
  30. /** @defgroup TIM_LL TIM
  31. * @{
  32. */
  33. /* Private types -------------------------------------------------------------*/
  34. /* Private variables ---------------------------------------------------------*/
  35. /** @defgroup TIM_LL_Private_Variables TIM Private Variables
  36. * @{
  37. */
  38. static const uint8_t OFFSET_TAB_CCMRx[] =
  39. {
  40. 0x00U, /* 0: TIMx_CH1 */
  41. 0x00U, /* 1: NA */
  42. 0x00U, /* 2: TIMx_CH2 */
  43. 0x00U, /* 3: NA */
  44. 0x04U, /* 4: TIMx_CH3 */
  45. 0x00U, /* 5: NA */
  46. 0x04U /* 6: TIMx_CH4 */
  47. };
  48. static const uint8_t SHIFT_TAB_OCxx[] =
  49. {
  50. 0U, /* 0: OC1M, OC1FE, OC1PE */
  51. 0U, /* 1: - NA */
  52. 8U, /* 2: OC2M, OC2FE, OC2PE */
  53. 0U, /* 3: - NA */
  54. 0U, /* 4: OC3M, OC3FE, OC3PE */
  55. 0U, /* 5: - NA */
  56. 8U /* 6: OC4M, OC4FE, OC4PE */
  57. };
  58. static const uint8_t SHIFT_TAB_ICxx[] =
  59. {
  60. 0U, /* 0: CC1S, IC1PSC, IC1F */
  61. 0U, /* 1: - NA */
  62. 8U, /* 2: CC2S, IC2PSC, IC2F */
  63. 0U, /* 3: - NA */
  64. 0U, /* 4: CC3S, IC3PSC, IC3F */
  65. 0U, /* 5: - NA */
  66. 8U /* 6: CC4S, IC4PSC, IC4F */
  67. };
  68. static const uint8_t SHIFT_TAB_CCxP[] =
  69. {
  70. 0U, /* 0: CC1P */
  71. 0U, /* 1: NA */
  72. 4U, /* 2: CC2P */
  73. 0U, /* 3: NA */
  74. 8U, /* 4: CC3P */
  75. 0U, /* 5: NA */
  76. 12U /* 6: CC4P */
  77. };
  78. /**
  79. * @}
  80. */
  81. /* Private constants ---------------------------------------------------------*/
  82. /** @defgroup TIM_LL_Private_Constants TIM Private Constants
  83. * @{
  84. */
  85. /* Remap mask definitions */
  86. #define TIMx_OR_RMP_SHIFT 16U
  87. #define TIMx_OR_RMP_MASK 0x0000FFFFU
  88. #define TIM2_OR_RMP_MASK ((TIM2_OR_ETR_RMP | TIM2_OR_TI4_RMP ) << TIMx_OR_RMP_SHIFT)
  89. #define TIM21_OR_RMP_MASK ((TIM21_OR_ETR_RMP | TIM21_OR_TI1_RMP | TIM21_OR_TI2_RMP) << TIMx_OR_RMP_SHIFT)
  90. #define TIM22_OR_RMP_MASK ((TIM22_OR_ETR_RMP | TIM22_OR_TI1_RMP) << TIMx_OR_RMP_SHIFT)
  91. #if defined(TIM3)
  92. #define TIM3_OR_RMP_MASK ((TIM3_OR_ETR_RMP | TIM3_OR_TI1_RMP | TIM3_OR_TI2_RMP | \
  93. TIM3_OR_TI4_RMP) << TIMx_OR_RMP_SHIFT)
  94. #endif /* TIM3 */
  95. /**
  96. * @}
  97. */
  98. /* Private macros ------------------------------------------------------------*/
  99. /** @defgroup TIM_LL_Private_Macros TIM Private Macros
  100. * @{
  101. */
  102. /** @brief Convert channel id into channel index.
  103. * @param __CHANNEL__ This parameter can be one of the following values:
  104. * @arg @ref LL_TIM_CHANNEL_CH1
  105. * @arg @ref LL_TIM_CHANNEL_CH2
  106. * @arg @ref LL_TIM_CHANNEL_CH3
  107. * @arg @ref LL_TIM_CHANNEL_CH4
  108. * @retval none
  109. */
  110. #define TIM_GET_CHANNEL_INDEX( __CHANNEL__) \
  111. (((__CHANNEL__) == LL_TIM_CHANNEL_CH1) ? 0U :\
  112. ((__CHANNEL__) == LL_TIM_CHANNEL_CH2) ? 2U :\
  113. ((__CHANNEL__) == LL_TIM_CHANNEL_CH3) ? 4U : 6U)
  114. /**
  115. * @}
  116. */
  117. /* Exported types ------------------------------------------------------------*/
  118. #if defined(USE_FULL_LL_DRIVER)
  119. /** @defgroup TIM_LL_ES_INIT TIM Exported Init structure
  120. * @{
  121. */
  122. /**
  123. * @brief TIM Time Base configuration structure definition.
  124. */
  125. typedef struct
  126. {
  127. uint16_t Prescaler; /*!< Specifies the prescaler value used to divide the TIM clock.
  128. This parameter can be a number between Min_Data=0x0000 and Max_Data=0xFFFF.
  129. This feature can be modified afterwards using unitary function
  130. @ref LL_TIM_SetPrescaler().*/
  131. uint32_t CounterMode; /*!< Specifies the counter mode.
  132. This parameter can be a value of @ref TIM_LL_EC_COUNTERMODE.
  133. This feature can be modified afterwards using unitary function
  134. @ref LL_TIM_SetCounterMode().*/
  135. uint32_t Autoreload; /*!< Specifies the auto reload value to be loaded into the active
  136. Auto-Reload Register at the next update event.
  137. This parameter must be a number between Min_Data=0x0000 and Max_Data=0xFFFF.
  138. Some timer instances may support 32 bits counters. In that case this parameter must
  139. be a number between 0x0000 and 0xFFFFFFFF.
  140. This feature can be modified afterwards using unitary function
  141. @ref LL_TIM_SetAutoReload().*/
  142. uint32_t ClockDivision; /*!< Specifies the clock division.
  143. This parameter can be a value of @ref TIM_LL_EC_CLOCKDIVISION.
  144. This feature can be modified afterwards using unitary function
  145. @ref LL_TIM_SetClockDivision().*/
  146. } LL_TIM_InitTypeDef;
  147. /**
  148. * @brief TIM Output Compare configuration structure definition.
  149. */
  150. typedef struct
  151. {
  152. uint32_t OCMode; /*!< Specifies the output mode.
  153. This parameter can be a value of @ref TIM_LL_EC_OCMODE.
  154. This feature can be modified afterwards using unitary function
  155. @ref LL_TIM_OC_SetMode().*/
  156. uint32_t OCState; /*!< Specifies the TIM Output Compare state.
  157. This parameter can be a value of @ref TIM_LL_EC_OCSTATE.
  158. This feature can be modified afterwards using unitary functions
  159. @ref LL_TIM_CC_EnableChannel() or @ref LL_TIM_CC_DisableChannel().*/
  160. uint32_t CompareValue; /*!< Specifies the Compare value to be loaded into the Capture Compare Register.
  161. This parameter can be a number between Min_Data=0x0000 and Max_Data=0xFFFF.
  162. This feature can be modified afterwards using unitary function
  163. LL_TIM_OC_SetCompareCHx (x=1..6).*/
  164. uint32_t OCPolarity; /*!< Specifies the output polarity.
  165. This parameter can be a value of @ref TIM_LL_EC_OCPOLARITY.
  166. This feature can be modified afterwards using unitary function
  167. @ref LL_TIM_OC_SetPolarity().*/
  168. } LL_TIM_OC_InitTypeDef;
  169. /**
  170. * @brief TIM Input Capture configuration structure definition.
  171. */
  172. typedef struct
  173. {
  174. uint32_t ICPolarity; /*!< Specifies the active edge of the input signal.
  175. This parameter can be a value of @ref TIM_LL_EC_IC_POLARITY.
  176. This feature can be modified afterwards using unitary function
  177. @ref LL_TIM_IC_SetPolarity().*/
  178. uint32_t ICActiveInput; /*!< Specifies the input.
  179. This parameter can be a value of @ref TIM_LL_EC_ACTIVEINPUT.
  180. This feature can be modified afterwards using unitary function
  181. @ref LL_TIM_IC_SetActiveInput().*/
  182. uint32_t ICPrescaler; /*!< Specifies the Input Capture Prescaler.
  183. This parameter can be a value of @ref TIM_LL_EC_ICPSC.
  184. This feature can be modified afterwards using unitary function
  185. @ref LL_TIM_IC_SetPrescaler().*/
  186. uint32_t ICFilter; /*!< Specifies the input capture filter.
  187. This parameter can be a value of @ref TIM_LL_EC_IC_FILTER.
  188. This feature can be modified afterwards using unitary function
  189. @ref LL_TIM_IC_SetFilter().*/
  190. } LL_TIM_IC_InitTypeDef;
  191. /**
  192. * @brief TIM Encoder interface configuration structure definition.
  193. */
  194. typedef struct
  195. {
  196. uint32_t EncoderMode; /*!< Specifies the encoder resolution (x2 or x4).
  197. This parameter can be a value of @ref TIM_LL_EC_ENCODERMODE.
  198. This feature can be modified afterwards using unitary function
  199. @ref LL_TIM_SetEncoderMode().*/
  200. uint32_t IC1Polarity; /*!< Specifies the active edge of TI1 input.
  201. This parameter can be a value of @ref TIM_LL_EC_IC_POLARITY.
  202. This feature can be modified afterwards using unitary function
  203. @ref LL_TIM_IC_SetPolarity().*/
  204. uint32_t IC1ActiveInput; /*!< Specifies the TI1 input source
  205. This parameter can be a value of @ref TIM_LL_EC_ACTIVEINPUT.
  206. This feature can be modified afterwards using unitary function
  207. @ref LL_TIM_IC_SetActiveInput().*/
  208. uint32_t IC1Prescaler; /*!< Specifies the TI1 input prescaler value.
  209. This parameter can be a value of @ref TIM_LL_EC_ICPSC.
  210. This feature can be modified afterwards using unitary function
  211. @ref LL_TIM_IC_SetPrescaler().*/
  212. uint32_t IC1Filter; /*!< Specifies the TI1 input filter.
  213. This parameter can be a value of @ref TIM_LL_EC_IC_FILTER.
  214. This feature can be modified afterwards using unitary function
  215. @ref LL_TIM_IC_SetFilter().*/
  216. uint32_t IC2Polarity; /*!< Specifies the active edge of TI2 input.
  217. This parameter can be a value of @ref TIM_LL_EC_IC_POLARITY.
  218. This feature can be modified afterwards using unitary function
  219. @ref LL_TIM_IC_SetPolarity().*/
  220. uint32_t IC2ActiveInput; /*!< Specifies the TI2 input source
  221. This parameter can be a value of @ref TIM_LL_EC_ACTIVEINPUT.
  222. This feature can be modified afterwards using unitary function
  223. @ref LL_TIM_IC_SetActiveInput().*/
  224. uint32_t IC2Prescaler; /*!< Specifies the TI2 input prescaler value.
  225. This parameter can be a value of @ref TIM_LL_EC_ICPSC.
  226. This feature can be modified afterwards using unitary function
  227. @ref LL_TIM_IC_SetPrescaler().*/
  228. uint32_t IC2Filter; /*!< Specifies the TI2 input filter.
  229. This parameter can be a value of @ref TIM_LL_EC_IC_FILTER.
  230. This feature can be modified afterwards using unitary function
  231. @ref LL_TIM_IC_SetFilter().*/
  232. } LL_TIM_ENCODER_InitTypeDef;
  233. /**
  234. * @}
  235. */
  236. #endif /* USE_FULL_LL_DRIVER */
  237. /* Exported constants --------------------------------------------------------*/
  238. /** @defgroup TIM_LL_Exported_Constants TIM Exported Constants
  239. * @{
  240. */
  241. /** @defgroup TIM_LL_EC_GET_FLAG Get Flags Defines
  242. * @brief Flags defines which can be used with LL_TIM_ReadReg function.
  243. * @{
  244. */
  245. #define LL_TIM_SR_UIF TIM_SR_UIF /*!< Update interrupt flag */
  246. #define LL_TIM_SR_CC1IF TIM_SR_CC1IF /*!< Capture/compare 1 interrupt flag */
  247. #define LL_TIM_SR_CC2IF TIM_SR_CC2IF /*!< Capture/compare 2 interrupt flag */
  248. #define LL_TIM_SR_CC3IF TIM_SR_CC3IF /*!< Capture/compare 3 interrupt flag */
  249. #define LL_TIM_SR_CC4IF TIM_SR_CC4IF /*!< Capture/compare 4 interrupt flag */
  250. #define LL_TIM_SR_TIF TIM_SR_TIF /*!< Trigger interrupt flag */
  251. #define LL_TIM_SR_CC1OF TIM_SR_CC1OF /*!< Capture/Compare 1 overcapture flag */
  252. #define LL_TIM_SR_CC2OF TIM_SR_CC2OF /*!< Capture/Compare 2 overcapture flag */
  253. #define LL_TIM_SR_CC3OF TIM_SR_CC3OF /*!< Capture/Compare 3 overcapture flag */
  254. #define LL_TIM_SR_CC4OF TIM_SR_CC4OF /*!< Capture/Compare 4 overcapture flag */
  255. /**
  256. * @}
  257. */
  258. /** @defgroup TIM_LL_EC_IT IT Defines
  259. * @brief IT defines which can be used with LL_TIM_ReadReg and LL_TIM_WriteReg functions.
  260. * @{
  261. */
  262. #define LL_TIM_DIER_UIE TIM_DIER_UIE /*!< Update interrupt enable */
  263. #define LL_TIM_DIER_CC1IE TIM_DIER_CC1IE /*!< Capture/compare 1 interrupt enable */
  264. #define LL_TIM_DIER_CC2IE TIM_DIER_CC2IE /*!< Capture/compare 2 interrupt enable */
  265. #define LL_TIM_DIER_CC3IE TIM_DIER_CC3IE /*!< Capture/compare 3 interrupt enable */
  266. #define LL_TIM_DIER_CC4IE TIM_DIER_CC4IE /*!< Capture/compare 4 interrupt enable */
  267. #define LL_TIM_DIER_TIE TIM_DIER_TIE /*!< Trigger interrupt enable */
  268. /**
  269. * @}
  270. */
  271. /** @defgroup TIM_LL_EC_UPDATESOURCE Update Source
  272. * @{
  273. */
  274. #define LL_TIM_UPDATESOURCE_REGULAR 0x00000000U /*!< Counter overflow/underflow, Setting the UG bit or Update generation through the slave mode controller generates an update request */
  275. #define LL_TIM_UPDATESOURCE_COUNTER TIM_CR1_URS /*!< Only counter overflow/underflow generates an update request */
  276. /**
  277. * @}
  278. */
  279. /** @defgroup TIM_LL_EC_ONEPULSEMODE One Pulse Mode
  280. * @{
  281. */
  282. #define LL_TIM_ONEPULSEMODE_SINGLE TIM_CR1_OPM /*!< Counter stops counting at the next update event */
  283. #define LL_TIM_ONEPULSEMODE_REPETITIVE 0x00000000U /*!< Counter is not stopped at update event */
  284. /**
  285. * @}
  286. */
  287. /** @defgroup TIM_LL_EC_COUNTERMODE Counter Mode
  288. * @{
  289. */
  290. #define LL_TIM_COUNTERMODE_UP 0x00000000U /*!<Counter used as upcounter */
  291. #define LL_TIM_COUNTERMODE_DOWN TIM_CR1_DIR /*!< Counter used as downcounter */
  292. #define LL_TIM_COUNTERMODE_CENTER_DOWN TIM_CR1_CMS_0 /*!< The counter counts up and down alternatively. Output compare interrupt flags of output channels are set only when the counter is counting down. */
  293. #define LL_TIM_COUNTERMODE_CENTER_UP TIM_CR1_CMS_1 /*!<The counter counts up and down alternatively. Output compare interrupt flags of output channels are set only when the counter is counting up */
  294. #define LL_TIM_COUNTERMODE_CENTER_UP_DOWN TIM_CR1_CMS /*!< The counter counts up and down alternatively. Output compare interrupt flags of output channels are set only when the counter is counting up or down. */
  295. /**
  296. * @}
  297. */
  298. /** @defgroup TIM_LL_EC_CLOCKDIVISION Clock Division
  299. * @{
  300. */
  301. #define LL_TIM_CLOCKDIVISION_DIV1 0x00000000U /*!< tDTS=tCK_INT */
  302. #define LL_TIM_CLOCKDIVISION_DIV2 TIM_CR1_CKD_0 /*!< tDTS=2*tCK_INT */
  303. #define LL_TIM_CLOCKDIVISION_DIV4 TIM_CR1_CKD_1 /*!< tDTS=4*tCK_INT */
  304. /**
  305. * @}
  306. */
  307. /** @defgroup TIM_LL_EC_COUNTERDIRECTION Counter Direction
  308. * @{
  309. */
  310. #define LL_TIM_COUNTERDIRECTION_UP 0x00000000U /*!< Timer counter counts up */
  311. #define LL_TIM_COUNTERDIRECTION_DOWN TIM_CR1_DIR /*!< Timer counter counts down */
  312. /**
  313. * @}
  314. */
  315. /** @defgroup TIM_LL_EC_CCDMAREQUEST Capture Compare DMA Request
  316. * @{
  317. */
  318. #define LL_TIM_CCDMAREQUEST_CC 0x00000000U /*!< CCx DMA request sent when CCx event occurs */
  319. #define LL_TIM_CCDMAREQUEST_UPDATE TIM_CR2_CCDS /*!< CCx DMA requests sent when update event occurs */
  320. /**
  321. * @}
  322. */
  323. /** @defgroup TIM_LL_EC_CHANNEL Channel
  324. * @{
  325. */
  326. #define LL_TIM_CHANNEL_CH1 TIM_CCER_CC1E /*!< Timer input/output channel 1 */
  327. #define LL_TIM_CHANNEL_CH2 TIM_CCER_CC2E /*!< Timer input/output channel 2 */
  328. #define LL_TIM_CHANNEL_CH3 TIM_CCER_CC3E /*!< Timer input/output channel 3 */
  329. #define LL_TIM_CHANNEL_CH4 TIM_CCER_CC4E /*!< Timer input/output channel 4 */
  330. /**
  331. * @}
  332. */
  333. #if defined(USE_FULL_LL_DRIVER)
  334. /** @defgroup TIM_LL_EC_OCSTATE Output Configuration State
  335. * @{
  336. */
  337. #define LL_TIM_OCSTATE_DISABLE 0x00000000U /*!< OCx is not active */
  338. #define LL_TIM_OCSTATE_ENABLE TIM_CCER_CC1E /*!< OCx signal is output on the corresponding output pin */
  339. /**
  340. * @}
  341. */
  342. #endif /* USE_FULL_LL_DRIVER */
  343. /** @defgroup TIM_LL_EC_OCMODE Output Configuration Mode
  344. * @{
  345. */
  346. #define LL_TIM_OCMODE_FROZEN 0x00000000U /*!<The comparison between the output compare register TIMx_CCRy and the counter TIMx_CNT has no effect on the output channel level */
  347. #define LL_TIM_OCMODE_ACTIVE TIM_CCMR1_OC1M_0 /*!<OCyREF is forced high on compare match*/
  348. #define LL_TIM_OCMODE_INACTIVE TIM_CCMR1_OC1M_1 /*!<OCyREF is forced low on compare match*/
  349. #define LL_TIM_OCMODE_TOGGLE (TIM_CCMR1_OC1M_1 | TIM_CCMR1_OC1M_0) /*!<OCyREF toggles on compare match*/
  350. #define LL_TIM_OCMODE_FORCED_INACTIVE TIM_CCMR1_OC1M_2 /*!<OCyREF is forced low*/
  351. #define LL_TIM_OCMODE_FORCED_ACTIVE (TIM_CCMR1_OC1M_2 | TIM_CCMR1_OC1M_0) /*!<OCyREF is forced high*/
  352. #define LL_TIM_OCMODE_PWM1 (TIM_CCMR1_OC1M_2 | TIM_CCMR1_OC1M_1) /*!<In upcounting, channel y is active as long as TIMx_CNT<TIMx_CCRy else inactive. In downcounting, channel y is inactive as long as TIMx_CNT>TIMx_CCRy else active.*/
  353. #define LL_TIM_OCMODE_PWM2 (TIM_CCMR1_OC1M_2 | TIM_CCMR1_OC1M_1 | TIM_CCMR1_OC1M_0) /*!<In upcounting, channel y is inactive as long as TIMx_CNT<TIMx_CCRy else active. In downcounting, channel y is active as long as TIMx_CNT>TIMx_CCRy else inactive*/
  354. /**
  355. * @}
  356. */
  357. /** @defgroup TIM_LL_EC_OCPOLARITY Output Configuration Polarity
  358. * @{
  359. */
  360. #define LL_TIM_OCPOLARITY_HIGH 0x00000000U /*!< OCxactive high*/
  361. #define LL_TIM_OCPOLARITY_LOW TIM_CCER_CC1P /*!< OCxactive low*/
  362. /**
  363. * @}
  364. */
  365. /** @defgroup TIM_LL_EC_ACTIVEINPUT Active Input Selection
  366. * @{
  367. */
  368. #define LL_TIM_ACTIVEINPUT_DIRECTTI (TIM_CCMR1_CC1S_0 << 16U) /*!< ICx is mapped on TIx */
  369. #define LL_TIM_ACTIVEINPUT_INDIRECTTI (TIM_CCMR1_CC1S_1 << 16U) /*!< ICx is mapped on TIy */
  370. #define LL_TIM_ACTIVEINPUT_TRC (TIM_CCMR1_CC1S << 16U) /*!< ICx is mapped on TRC */
  371. /**
  372. * @}
  373. */
  374. /** @defgroup TIM_LL_EC_ICPSC Input Configuration Prescaler
  375. * @{
  376. */
  377. #define LL_TIM_ICPSC_DIV1 0x00000000U /*!< No prescaler, capture is done each time an edge is detected on the capture input */
  378. #define LL_TIM_ICPSC_DIV2 (TIM_CCMR1_IC1PSC_0 << 16U) /*!< Capture is done once every 2 events */
  379. #define LL_TIM_ICPSC_DIV4 (TIM_CCMR1_IC1PSC_1 << 16U) /*!< Capture is done once every 4 events */
  380. #define LL_TIM_ICPSC_DIV8 (TIM_CCMR1_IC1PSC << 16U) /*!< Capture is done once every 8 events */
  381. /**
  382. * @}
  383. */
  384. /** @defgroup TIM_LL_EC_IC_FILTER Input Configuration Filter
  385. * @{
  386. */
  387. #define LL_TIM_IC_FILTER_FDIV1 0x00000000U /*!< No filter, sampling is done at fDTS */
  388. #define LL_TIM_IC_FILTER_FDIV1_N2 (TIM_CCMR1_IC1F_0 << 16U) /*!< fSAMPLING=fCK_INT, N=2 */
  389. #define LL_TIM_IC_FILTER_FDIV1_N4 (TIM_CCMR1_IC1F_1 << 16U) /*!< fSAMPLING=fCK_INT, N=4 */
  390. #define LL_TIM_IC_FILTER_FDIV1_N8 ((TIM_CCMR1_IC1F_1 | TIM_CCMR1_IC1F_0) << 16U) /*!< fSAMPLING=fCK_INT, N=8 */
  391. #define LL_TIM_IC_FILTER_FDIV2_N6 (TIM_CCMR1_IC1F_2 << 16U) /*!< fSAMPLING=fDTS/2, N=6 */
  392. #define LL_TIM_IC_FILTER_FDIV2_N8 ((TIM_CCMR1_IC1F_2 | TIM_CCMR1_IC1F_0) << 16U) /*!< fSAMPLING=fDTS/2, N=8 */
  393. #define LL_TIM_IC_FILTER_FDIV4_N6 ((TIM_CCMR1_IC1F_2 | TIM_CCMR1_IC1F_1) << 16U) /*!< fSAMPLING=fDTS/4, N=6 */
  394. #define LL_TIM_IC_FILTER_FDIV4_N8 ((TIM_CCMR1_IC1F_2 | TIM_CCMR1_IC1F_1 | TIM_CCMR1_IC1F_0) << 16U) /*!< fSAMPLING=fDTS/4, N=8 */
  395. #define LL_TIM_IC_FILTER_FDIV8_N6 (TIM_CCMR1_IC1F_3 << 16U) /*!< fSAMPLING=fDTS/8, N=6 */
  396. #define LL_TIM_IC_FILTER_FDIV8_N8 ((TIM_CCMR1_IC1F_3 | TIM_CCMR1_IC1F_0) << 16U) /*!< fSAMPLING=fDTS/8, N=8 */
  397. #define LL_TIM_IC_FILTER_FDIV16_N5 ((TIM_CCMR1_IC1F_3 | TIM_CCMR1_IC1F_1) << 16U) /*!< fSAMPLING=fDTS/16, N=5 */
  398. #define LL_TIM_IC_FILTER_FDIV16_N6 ((TIM_CCMR1_IC1F_3 | TIM_CCMR1_IC1F_1 | TIM_CCMR1_IC1F_0) << 16U) /*!< fSAMPLING=fDTS/16, N=6 */
  399. #define LL_TIM_IC_FILTER_FDIV16_N8 ((TIM_CCMR1_IC1F_3 | TIM_CCMR1_IC1F_2) << 16U) /*!< fSAMPLING=fDTS/16, N=8 */
  400. #define LL_TIM_IC_FILTER_FDIV32_N5 ((TIM_CCMR1_IC1F_3 | TIM_CCMR1_IC1F_2 | TIM_CCMR1_IC1F_0) << 16U) /*!< fSAMPLING=fDTS/32, N=5 */
  401. #define LL_TIM_IC_FILTER_FDIV32_N6 ((TIM_CCMR1_IC1F_3 | TIM_CCMR1_IC1F_2 | TIM_CCMR1_IC1F_1) << 16U) /*!< fSAMPLING=fDTS/32, N=6 */
  402. #define LL_TIM_IC_FILTER_FDIV32_N8 (TIM_CCMR1_IC1F << 16U) /*!< fSAMPLING=fDTS/32, N=8 */
  403. /**
  404. * @}
  405. */
  406. /** @defgroup TIM_LL_EC_IC_POLARITY Input Configuration Polarity
  407. * @{
  408. */
  409. #define LL_TIM_IC_POLARITY_RISING 0x00000000U /*!< The circuit is sensitive to TIxFP1 rising edge, TIxFP1 is not inverted */
  410. #define LL_TIM_IC_POLARITY_FALLING TIM_CCER_CC1P /*!< The circuit is sensitive to TIxFP1 falling edge, TIxFP1 is inverted */
  411. #define LL_TIM_IC_POLARITY_BOTHEDGE (TIM_CCER_CC1P | TIM_CCER_CC1NP) /*!< The circuit is sensitive to both TIxFP1 rising and falling edges, TIxFP1 is not inverted */
  412. /**
  413. * @}
  414. */
  415. /** @defgroup TIM_LL_EC_CLOCKSOURCE Clock Source
  416. * @{
  417. */
  418. #define LL_TIM_CLOCKSOURCE_INTERNAL 0x00000000U /*!< The timer is clocked by the internal clock provided from the RCC */
  419. #define LL_TIM_CLOCKSOURCE_EXT_MODE1 (TIM_SMCR_SMS_2 | TIM_SMCR_SMS_1 | TIM_SMCR_SMS_0) /*!< Counter counts at each rising or falling edge on a selected input*/
  420. #define LL_TIM_CLOCKSOURCE_EXT_MODE2 TIM_SMCR_ECE /*!< Counter counts at each rising or falling edge on the external trigger input ETR */
  421. /**
  422. * @}
  423. */
  424. /** @defgroup TIM_LL_EC_ENCODERMODE Encoder Mode
  425. * @{
  426. */
  427. #define LL_TIM_ENCODERMODE_X2_TI1 TIM_SMCR_SMS_0 /*!< Quadrature encoder mode 1, x2 mode - Counter counts up/down on TI1FP1 edge depending on TI2FP2 level */
  428. #define LL_TIM_ENCODERMODE_X2_TI2 TIM_SMCR_SMS_1 /*!< Quadrature encoder mode 2, x2 mode - Counter counts up/down on TI2FP2 edge depending on TI1FP1 level */
  429. #define LL_TIM_ENCODERMODE_X4_TI12 (TIM_SMCR_SMS_1 | TIM_SMCR_SMS_0) /*!< Quadrature encoder mode 3, x4 mode - Counter counts up/down on both TI1FP1 and TI2FP2 edges depending on the level of the other input */
  430. /**
  431. * @}
  432. */
  433. /** @defgroup TIM_LL_EC_TRGO Trigger Output
  434. * @{
  435. */
  436. #define LL_TIM_TRGO_RESET 0x00000000U /*!< UG bit from the TIMx_EGR register is used as trigger output */
  437. #define LL_TIM_TRGO_ENABLE TIM_CR2_MMS_0 /*!< Counter Enable signal (CNT_EN) is used as trigger output */
  438. #define LL_TIM_TRGO_UPDATE TIM_CR2_MMS_1 /*!< Update event is used as trigger output */
  439. #define LL_TIM_TRGO_CC1IF (TIM_CR2_MMS_1 | TIM_CR2_MMS_0) /*!< CC1 capture or a compare match is used as trigger output */
  440. #define LL_TIM_TRGO_OC1REF TIM_CR2_MMS_2 /*!< OC1REF signal is used as trigger output */
  441. #define LL_TIM_TRGO_OC2REF (TIM_CR2_MMS_2 | TIM_CR2_MMS_0) /*!< OC2REF signal is used as trigger output */
  442. #define LL_TIM_TRGO_OC3REF (TIM_CR2_MMS_2 | TIM_CR2_MMS_1) /*!< OC3REF signal is used as trigger output */
  443. #define LL_TIM_TRGO_OC4REF (TIM_CR2_MMS_2 | TIM_CR2_MMS_1 | TIM_CR2_MMS_0) /*!< OC4REF signal is used as trigger output */
  444. /**
  445. * @}
  446. */
  447. /** @defgroup TIM_LL_EC_SLAVEMODE Slave Mode
  448. * @{
  449. */
  450. #define LL_TIM_SLAVEMODE_DISABLED 0x00000000U /*!< Slave mode disabled */
  451. #define LL_TIM_SLAVEMODE_RESET TIM_SMCR_SMS_2 /*!< Reset Mode - Rising edge of the selected trigger input (TRGI) reinitializes the counter */
  452. #define LL_TIM_SLAVEMODE_GATED (TIM_SMCR_SMS_2 | TIM_SMCR_SMS_0) /*!< Gated Mode - The counter clock is enabled when the trigger input (TRGI) is high */
  453. #define LL_TIM_SLAVEMODE_TRIGGER (TIM_SMCR_SMS_2 | TIM_SMCR_SMS_1) /*!< Trigger Mode - The counter starts at a rising edge of the trigger TRGI */
  454. /**
  455. * @}
  456. */
  457. /** @defgroup TIM_LL_EC_TS Trigger Selection
  458. * @{
  459. */
  460. #define LL_TIM_TS_ITR0 0x00000000U /*!< Internal Trigger 0 (ITR0) is used as trigger input */
  461. #define LL_TIM_TS_ITR1 TIM_SMCR_TS_0 /*!< Internal Trigger 1 (ITR1) is used as trigger input */
  462. #define LL_TIM_TS_ITR2 TIM_SMCR_TS_1 /*!< Internal Trigger 2 (ITR2) is used as trigger input */
  463. #define LL_TIM_TS_ITR3 (TIM_SMCR_TS_0 | TIM_SMCR_TS_1) /*!< Internal Trigger 3 (ITR3) is used as trigger input */
  464. #define LL_TIM_TS_TI1F_ED TIM_SMCR_TS_2 /*!< TI1 Edge Detector (TI1F_ED) is used as trigger input */
  465. #define LL_TIM_TS_TI1FP1 (TIM_SMCR_TS_2 | TIM_SMCR_TS_0) /*!< Filtered Timer Input 1 (TI1FP1) is used as trigger input */
  466. #define LL_TIM_TS_TI2FP2 (TIM_SMCR_TS_2 | TIM_SMCR_TS_1) /*!< Filtered Timer Input 2 (TI12P2) is used as trigger input */
  467. #define LL_TIM_TS_ETRF (TIM_SMCR_TS_2 | TIM_SMCR_TS_1 | TIM_SMCR_TS_0) /*!< Filtered external Trigger (ETRF) is used as trigger input */
  468. /**
  469. * @}
  470. */
  471. /** @defgroup TIM_LL_EC_ETR_POLARITY External Trigger Polarity
  472. * @{
  473. */
  474. #define LL_TIM_ETR_POLARITY_NONINVERTED 0x00000000U /*!< ETR is non-inverted, active at high level or rising edge */
  475. #define LL_TIM_ETR_POLARITY_INVERTED TIM_SMCR_ETP /*!< ETR is inverted, active at low level or falling edge */
  476. /**
  477. * @}
  478. */
  479. /** @defgroup TIM_LL_EC_ETR_PRESCALER External Trigger Prescaler
  480. * @{
  481. */
  482. #define LL_TIM_ETR_PRESCALER_DIV1 0x00000000U /*!< ETR prescaler OFF */
  483. #define LL_TIM_ETR_PRESCALER_DIV2 TIM_SMCR_ETPS_0 /*!< ETR frequency is divided by 2 */
  484. #define LL_TIM_ETR_PRESCALER_DIV4 TIM_SMCR_ETPS_1 /*!< ETR frequency is divided by 4 */
  485. #define LL_TIM_ETR_PRESCALER_DIV8 TIM_SMCR_ETPS /*!< ETR frequency is divided by 8 */
  486. /**
  487. * @}
  488. */
  489. /** @defgroup TIM_LL_EC_ETR_FILTER External Trigger Filter
  490. * @{
  491. */
  492. #define LL_TIM_ETR_FILTER_FDIV1 0x00000000U /*!< No filter, sampling is done at fDTS */
  493. #define LL_TIM_ETR_FILTER_FDIV1_N2 TIM_SMCR_ETF_0 /*!< fSAMPLING=fCK_INT, N=2 */
  494. #define LL_TIM_ETR_FILTER_FDIV1_N4 TIM_SMCR_ETF_1 /*!< fSAMPLING=fCK_INT, N=4 */
  495. #define LL_TIM_ETR_FILTER_FDIV1_N8 (TIM_SMCR_ETF_1 | TIM_SMCR_ETF_0) /*!< fSAMPLING=fCK_INT, N=8 */
  496. #define LL_TIM_ETR_FILTER_FDIV2_N6 TIM_SMCR_ETF_2 /*!< fSAMPLING=fDTS/2, N=6 */
  497. #define LL_TIM_ETR_FILTER_FDIV2_N8 (TIM_SMCR_ETF_2 | TIM_SMCR_ETF_0) /*!< fSAMPLING=fDTS/2, N=8 */
  498. #define LL_TIM_ETR_FILTER_FDIV4_N6 (TIM_SMCR_ETF_2 | TIM_SMCR_ETF_1) /*!< fSAMPLING=fDTS/4, N=6 */
  499. #define LL_TIM_ETR_FILTER_FDIV4_N8 (TIM_SMCR_ETF_2 | TIM_SMCR_ETF_1 | TIM_SMCR_ETF_0) /*!< fSAMPLING=fDTS/4, N=8 */
  500. #define LL_TIM_ETR_FILTER_FDIV8_N6 TIM_SMCR_ETF_3 /*!< fSAMPLING=fDTS/8, N=8 */
  501. #define LL_TIM_ETR_FILTER_FDIV8_N8 (TIM_SMCR_ETF_3 | TIM_SMCR_ETF_0) /*!< fSAMPLING=fDTS/16, N=5 */
  502. #define LL_TIM_ETR_FILTER_FDIV16_N5 (TIM_SMCR_ETF_3 | TIM_SMCR_ETF_1) /*!< fSAMPLING=fDTS/16, N=6 */
  503. #define LL_TIM_ETR_FILTER_FDIV16_N6 (TIM_SMCR_ETF_3 | TIM_SMCR_ETF_1 | TIM_SMCR_ETF_0) /*!< fSAMPLING=fDTS/16, N=8 */
  504. #define LL_TIM_ETR_FILTER_FDIV16_N8 (TIM_SMCR_ETF_3 | TIM_SMCR_ETF_2) /*!< fSAMPLING=fDTS/16, N=5 */
  505. #define LL_TIM_ETR_FILTER_FDIV32_N5 (TIM_SMCR_ETF_3 | TIM_SMCR_ETF_2 | TIM_SMCR_ETF_0) /*!< fSAMPLING=fDTS/32, N=5 */
  506. #define LL_TIM_ETR_FILTER_FDIV32_N6 (TIM_SMCR_ETF_3 | TIM_SMCR_ETF_2 | TIM_SMCR_ETF_1) /*!< fSAMPLING=fDTS/32, N=6 */
  507. #define LL_TIM_ETR_FILTER_FDIV32_N8 TIM_SMCR_ETF /*!< fSAMPLING=fDTS/32, N=8 */
  508. /**
  509. * @}
  510. */
  511. /** @defgroup TIM_LL_EC_DMABURST_BASEADDR DMA Burst Base Address
  512. * @{
  513. */
  514. #define LL_TIM_DMABURST_BASEADDR_CR1 0x00000000U /*!< TIMx_CR1 register is the DMA base address for DMA burst */
  515. #define LL_TIM_DMABURST_BASEADDR_CR2 TIM_DCR_DBA_0 /*!< TIMx_CR2 register is the DMA base address for DMA burst */
  516. #define LL_TIM_DMABURST_BASEADDR_SMCR TIM_DCR_DBA_1 /*!< TIMx_SMCR register is the DMA base address for DMA burst */
  517. #define LL_TIM_DMABURST_BASEADDR_DIER (TIM_DCR_DBA_1 | TIM_DCR_DBA_0) /*!< TIMx_DIER register is the DMA base address for DMA burst */
  518. #define LL_TIM_DMABURST_BASEADDR_SR TIM_DCR_DBA_2 /*!< TIMx_SR register is the DMA base address for DMA burst */
  519. #define LL_TIM_DMABURST_BASEADDR_EGR (TIM_DCR_DBA_2 | TIM_DCR_DBA_0) /*!< TIMx_EGR register is the DMA base address for DMA burst */
  520. #define LL_TIM_DMABURST_BASEADDR_CCMR1 (TIM_DCR_DBA_2 | TIM_DCR_DBA_1) /*!< TIMx_CCMR1 register is the DMA base address for DMA burst */
  521. #define LL_TIM_DMABURST_BASEADDR_CCMR2 (TIM_DCR_DBA_2 | TIM_DCR_DBA_1 | TIM_DCR_DBA_0) /*!< TIMx_CCMR2 register is the DMA base address for DMA burst */
  522. #define LL_TIM_DMABURST_BASEADDR_CCER TIM_DCR_DBA_3 /*!< TIMx_CCER register is the DMA base address for DMA burst */
  523. #define LL_TIM_DMABURST_BASEADDR_CNT (TIM_DCR_DBA_3 | TIM_DCR_DBA_0) /*!< TIMx_CNT register is the DMA base address for DMA burst */
  524. #define LL_TIM_DMABURST_BASEADDR_PSC (TIM_DCR_DBA_3 | TIM_DCR_DBA_1) /*!< TIMx_PSC register is the DMA base address for DMA burst */
  525. #define LL_TIM_DMABURST_BASEADDR_ARR (TIM_DCR_DBA_3 | TIM_DCR_DBA_1 | TIM_DCR_DBA_0) /*!< TIMx_ARR register is the DMA base address for DMA burst */
  526. #define LL_TIM_DMABURST_BASEADDR_CCR1 (TIM_DCR_DBA_3 | TIM_DCR_DBA_2 | TIM_DCR_DBA_0) /*!< TIMx_CCR1 register is the DMA base address for DMA burst */
  527. #define LL_TIM_DMABURST_BASEADDR_CCR2 (TIM_DCR_DBA_3 | TIM_DCR_DBA_2 | TIM_DCR_DBA_1) /*!< TIMx_CCR2 register is the DMA base address for DMA burst */
  528. #define LL_TIM_DMABURST_BASEADDR_CCR3 (TIM_DCR_DBA_3 | TIM_DCR_DBA_2 | TIM_DCR_DBA_1 | TIM_DCR_DBA_0) /*!< TIMx_CCR3 register is the DMA base address for DMA burst */
  529. #define LL_TIM_DMABURST_BASEADDR_CCR4 TIM_DCR_DBA_4 /*!< TIMx_CCR4 register is the DMA base address for DMA burst */
  530. #define LL_TIM_DMABURST_BASEADDR_OR (TIM_DCR_DBA_4 | TIM_DCR_DBA_2) /*!< TIMx_OR register is the DMA base address for DMA burst */
  531. /**
  532. * @}
  533. */
  534. /** @defgroup TIM_LL_EC_DMABURST_LENGTH DMA Burst Length
  535. * @{
  536. */
  537. #define LL_TIM_DMABURST_LENGTH_1TRANSFER 0x00000000U /*!< Transfer is done to 1 register starting from the DMA burst base address */
  538. #define LL_TIM_DMABURST_LENGTH_2TRANSFERS TIM_DCR_DBL_0 /*!< Transfer is done to 2 registers starting from the DMA burst base address */
  539. #define LL_TIM_DMABURST_LENGTH_3TRANSFERS TIM_DCR_DBL_1 /*!< Transfer is done to 3 registers starting from the DMA burst base address */
  540. #define LL_TIM_DMABURST_LENGTH_4TRANSFERS (TIM_DCR_DBL_1 | TIM_DCR_DBL_0) /*!< Transfer is done to 4 registers starting from the DMA burst base address */
  541. #define LL_TIM_DMABURST_LENGTH_5TRANSFERS TIM_DCR_DBL_2 /*!< Transfer is done to 5 registers starting from the DMA burst base address */
  542. #define LL_TIM_DMABURST_LENGTH_6TRANSFERS (TIM_DCR_DBL_2 | TIM_DCR_DBL_0) /*!< Transfer is done to 6 registers starting from the DMA burst base address */
  543. #define LL_TIM_DMABURST_LENGTH_7TRANSFERS (TIM_DCR_DBL_2 | TIM_DCR_DBL_1) /*!< Transfer is done to 7 registers starting from the DMA burst base address */
  544. #define LL_TIM_DMABURST_LENGTH_8TRANSFERS (TIM_DCR_DBL_2 | TIM_DCR_DBL_1 | TIM_DCR_DBL_0) /*!< Transfer is done to 1 registers starting from the DMA burst base address */
  545. #define LL_TIM_DMABURST_LENGTH_9TRANSFERS TIM_DCR_DBL_3 /*!< Transfer is done to 9 registers starting from the DMA burst base address */
  546. #define LL_TIM_DMABURST_LENGTH_10TRANSFERS (TIM_DCR_DBL_3 | TIM_DCR_DBL_0) /*!< Transfer is done to 10 registers starting from the DMA burst base address */
  547. #define LL_TIM_DMABURST_LENGTH_11TRANSFERS (TIM_DCR_DBL_3 | TIM_DCR_DBL_1) /*!< Transfer is done to 11 registers starting from the DMA burst base address */
  548. #define LL_TIM_DMABURST_LENGTH_12TRANSFERS (TIM_DCR_DBL_3 | TIM_DCR_DBL_1 | TIM_DCR_DBL_0) /*!< Transfer is done to 12 registers starting from the DMA burst base address */
  549. #define LL_TIM_DMABURST_LENGTH_13TRANSFERS (TIM_DCR_DBL_3 | TIM_DCR_DBL_2) /*!< Transfer is done to 13 registers starting from the DMA burst base address */
  550. #define LL_TIM_DMABURST_LENGTH_14TRANSFERS (TIM_DCR_DBL_3 | TIM_DCR_DBL_2 | TIM_DCR_DBL_0) /*!< Transfer is done to 14 registers starting from the DMA burst base address */
  551. #define LL_TIM_DMABURST_LENGTH_15TRANSFERS (TIM_DCR_DBL_3 | TIM_DCR_DBL_2 | TIM_DCR_DBL_1) /*!< Transfer is done to 15 registers starting from the DMA burst base address */
  552. #define LL_TIM_DMABURST_LENGTH_16TRANSFERS (TIM_DCR_DBL_3 | TIM_DCR_DBL_2 | TIM_DCR_DBL_1 | TIM_DCR_DBL_0) /*!< Transfer is done to 16 registers starting from the DMA burst base address */
  553. #define LL_TIM_DMABURST_LENGTH_17TRANSFERS TIM_DCR_DBL_4 /*!< Transfer is done to 17 registers starting from the DMA burst base address */
  554. #define LL_TIM_DMABURST_LENGTH_18TRANSFERS (TIM_DCR_DBL_4 | TIM_DCR_DBL_0) /*!< Transfer is done to 18 registers starting from the DMA burst base address */
  555. /**
  556. * @}
  557. */
  558. /** @defgroup TIM_LL_EC_TIM2_ETR_RMP TIM2 External Trigger Remap
  559. * @{
  560. */
  561. #define LL_TIM_TIM2_ETR_RMP_GPIO TIM2_OR_RMP_MASK /*!< TIM2_ETR is connected to Ored GPIO */
  562. #if defined(TIM_TIM2_REMAP_HSI_SUPPORT)
  563. #define LL_TIM_TIM2_ETR_RMP_HSI (TIM2_OR_ETR_RMP_1 | TIM2_OR_ETR_RMP_0 | TIM2_OR_RMP_MASK) /*!< TIM2_ETR is connected to HSI */
  564. #endif /* defined(TIM_TIM2_REMAP_HSI_SUPPORT) */
  565. #if defined(TIM_TIM2_REMAP_HSI48_SUPPORT)
  566. #define LL_TIM_TIM2_ETR_RMP_HSI48 (TIM2_OR_ETR_RMP_2 | TIM2_OR_RMP_MASK) /*!< TIM2_ETR is connected to HSI48 */
  567. #endif /* defined(TIM_TIM2_REMAP_HSI48_SUPPORT) */
  568. #define LL_TIM_TIM2_ETR_RMP_LSE (TIM2_OR_ETR_RMP_2 | TIM2_OR_ETR_RMP_0 | TIM2_OR_RMP_MASK) /*!< TIM2_ETR is connected to LSE */
  569. #define LL_TIM_TIM2_ETR_RMP_COMP2 (TIM2_OR_ETR_RMP_2 | TIM2_OR_ETR_RMP_1 | TIM2_OR_RMP_MASK) /*!< TIM2_ETR is connected to COMP2_OUT */
  570. #define LL_TIM_TIM2_ETR_RMP_COMP1 (TIM2_OR_ETR_RMP | TIM2_OR_RMP_MASK) /*!< TIM2_ETR is connected to COMP1_OUT */
  571. /**
  572. * @}
  573. */
  574. /** @defgroup TIM_LL_EC_TIM2_TI4_RMP TIM2 Timer Input Ch4 Remap
  575. * @{
  576. */
  577. #define LL_TIM_TIM2_TI4_RMP_GPIO TIM2_OR_RMP_MASK /*!< TIM2 input capture 4 is connected to GPIO */
  578. #define LL_TIM_TIM2_TI4_RMP_COMP2 (TIM2_OR_TI4_RMP_0 | TIM2_OR_RMP_MASK) /*!< TIM2 input capture 4 is connected to COMP2_OUT */
  579. #define LL_TIM_TIM2_TI4_RMP_COMP1 (TIM2_OR_TI4_RMP_1 | TIM2_OR_RMP_MASK) /*!< TIM2 input capture 4 is connected to COMP1_OUT */
  580. /**
  581. * @}
  582. */
  583. #if defined(TIM3_OR_ETR_RMP)
  584. /** @defgroup TIM_LL_EC_TIM3_ETR_RMP TIM3 External Trigger Remap
  585. * @{
  586. */
  587. #define LL_TIM_TIM3_ETR_RMP_GPIO TIM3_OR_RMP_MASK /*!< TIM3_ETR is connected to GPIO */
  588. #define LL_TIM_TIM3_ETR_RMP_HSI48DIV6 (TIM3_OR_ETR_RMP_1 | TIM3_OR_RMP_MASK) /*!< TIM3_ETR is connected to HSI48 divided by 6 */
  589. /**
  590. * @}
  591. */
  592. #endif /* defined(TIM3_OR_ETR_RMP) */
  593. #if defined(TIM3_OR_TI1_RMP) || defined(TIM3_OR_TI2_RMP) || defined(TIM3_OR_TI4_RMP)
  594. /** @defgroup TIM_LL_EC_TIM3_TI_RMP TIM3 External Inputs Remap
  595. * @{
  596. */
  597. #define LL_TIM_TIM3_TI_RMP_TI1_USB_SOF TIM3_OR_RMP_MASK /*!< TIM3_TI1 input is connected to USB_SOF */
  598. #define LL_TIM_TIM3_TI_RMP_TI1_GPIO (TIM3_OR_TI1_RMP | TIM3_OR_RMP_MASK) /*!< TIM3_TI1 input is connected to PE3, PA6, PC6 or PB4 */
  599. #define LL_TIM_TIM3_TI_RMP_TI2_GPIO_DEF TIM3_OR_RMP_MASK /*!< Mapping PB5 to TIM22_CH2 */
  600. #define LL_TIM_TIM3_TI_RMP_TI2_GPIOB5_AF4 (TIM3_OR_TI2_RMP | TIM3_OR_RMP_MASK) /*!< Mapping PB5 to TIM3_CH2 */
  601. #define LL_TIM_TIM3_TI_RMP_TI4_GPIO_DEF (0x00000000U | TIM3_OR_RMP_MASK) /*!< Mapping PC9 to USB_OE */
  602. #define LL_TIM_TIM3_TI_RMP_TI4_GPIOC9_AF2 (TIM3_OR_TI4_RMP | TIM3_OR_RMP_MASK) /*!< Mapping PC9 to TIM3_CH4 */
  603. /**
  604. * @}
  605. */
  606. #endif /*defined(TIM3_OR_TI1_RMP) or defined(TIM3_OR_TI2_RMP) or defined(TIM3_OR_TI4_RMP)*/
  607. /** @defgroup TIM_LL_EC_TIM21_ETR_RMP TIM21 External Trigger Remap
  608. * @{
  609. */
  610. #define LL_TIM_TIM21_ETR_RMP_GPIO TIM21_OR_RMP_MASK /*!< TIM21_ETR is connected to Ored GPIO1 */
  611. #define LL_TIM_TIM21_ETR_RMP_COMP2 (TIM21_OR_ETR_RMP_0 | TIM21_OR_RMP_MASK) /*!< TIM21_ETR is connected to COMP2_OUT */
  612. #define LL_TIM_TIM21_ETR_RMP_COMP1 (TIM21_OR_ETR_RMP_1 | TIM21_OR_RMP_MASK) /*!< TIM21_ETR is connected to COMP1_OUT */
  613. #define LL_TIM_TIM21_ETR_RMP_LSE (TIM21_OR_ETR_RMP | TIM21_OR_RMP_MASK) /*!< TIM21_ETR is connected to LSE */
  614. /**
  615. * @}
  616. */
  617. /** @defgroup TIM_LL_EC_TIM21_TI1_RMP TIM21 External Input Ch1 Remap
  618. * @{
  619. */
  620. #define LL_TIM_TIM21_TI1_RMP_GPIO TIM21_OR_RMP_MASK /*!< TIM21_TI1 is connected to Ored GPIO1 */
  621. #define LL_TIM_TIM21_TI1_RMP_RTC_WK (TIM21_OR_TI1_RMP_0 | TIM21_OR_RMP_MASK) /*!< TIM21_TI1 is connected to RTC_WAKEUP */
  622. #define LL_TIM_TIM21_TI1_RMP_HSE_RTC (TIM21_OR_TI1_RMP_1 | TIM21_OR_RMP_MASK) /*!< TIM21_TI1 is connected to HSE_RTC */
  623. #define LL_TIM_TIM21_TI1_RMP_MSI (TIM21_OR_TI1_RMP_1 | TIM21_OR_TI1_RMP_0 | TIM21_OR_RMP_MASK) /*!< TIM21_TI1 is connected to MSI */
  624. #define LL_TIM_TIM21_TI1_RMP_LSE (TIM21_OR_TI1_RMP_2 | TIM21_OR_RMP_MASK) /*!< TIM21_TI1 is connected to LSE */
  625. #define LL_TIM_TIM21_TI1_RMP_LSI (TIM21_OR_TI1_RMP_2 | TIM21_OR_TI1_RMP_0 | TIM21_OR_RMP_MASK) /*!< TIM21_TI1 is connected to LSI */
  626. #define LL_TIM_TIM21_TI1_RMP_COMP1 (TIM21_OR_TI1_RMP_2 | TIM21_OR_TI1_RMP_1 | TIM21_OR_RMP_MASK) /*!< TIM21_TI1 is connected to COMP1_OUT */
  627. #define LL_TIM_TIM21_TI1_RMP_MCO (TIM21_OR_TI1_RMP | TIM21_OR_RMP_MASK) /*!< TIM21_TI1 is connected to MCO */
  628. /**
  629. * @}
  630. */
  631. /** @defgroup TIM_LL_EC_TIM21_TI2_RMP TIM21 External Input Ch2 Remap
  632. * @{
  633. */
  634. #define LL_TIM_TIM21_TI2_RMP_GPIO TIM21_OR_RMP_MASK /*!< TIM21_TI2 is connected to Ored GPIO1 */
  635. #define LL_TIM_TIM21_TI2_RMP_COMP2 (TIM21_OR_TI2_RMP | TIM21_OR_RMP_MASK) /*!< TIM21_TI2 is connected to COMP2_OUT */
  636. /**
  637. * @}
  638. */
  639. #if defined(TIM22_OR_ETR_RMP)
  640. /** @defgroup TIM_LL_EC_TIM22_ETR_RMP TIM22 External Trigger Remap
  641. * @{
  642. */
  643. #define LL_TIM_TIM22_ETR_RMP_GPIO TIM22_OR_RMP_MASK /*!< TIM22_ETR is connected to GPIO */
  644. #define LL_TIM_TIM22_ETR_RMP_COMP2 (TIM22_OR_ETR_RMP_0 | TIM22_OR_RMP_MASK) /*!< TIM22_ETR is connected to COMP2_OUT */
  645. #define LL_TIM_TIM22_ETR_RMP_COMP1 (TIM22_OR_ETR_RMP_1 | TIM22_OR_RMP_MASK) /*!< TIM22_ETR is connected to COMP1_OUT */
  646. #define LL_TIM_TIM22_ETR_RMP_LSE (TIM22_OR_ETR_RMP | TIM22_OR_RMP_MASK) /*!< TIM22_ETR is connected to LSE */
  647. /**
  648. * @}
  649. */
  650. #endif /* defined(TIM22_OR_ETR_RMP) */
  651. #if defined(TIM22_OR_TI1_RMP)
  652. /** @defgroup TIM_LL_EC_TIM22_TI1_RMP TIM22 External Input Ch1 Remap
  653. * @{
  654. */
  655. #define LL_TIM_TIM22_TI1_RMP_GPIO1 TIM22_OR_RMP_MASK /*!< TIM22_TI1 is connected to GPIO1 */
  656. #define LL_TIM_TIM22_TI1_RMP_COMP2 (TIM22_OR_TI1_RMP_0 | TIM22_OR_RMP_MASK) /*!< TIM22_TI1 is connected to COMP2_OUT */
  657. #define LL_TIM_TIM22_TI1_RMP_COMP1 (TIM22_OR_TI1_RMP_1 | TIM22_OR_RMP_MASK) /*!< TIM22_TI1 is connected to COMP1_OUT */
  658. #define LL_TIM_TIM22_TI1_RMP_GPIO2 (TIM22_OR_TI1_RMP | TIM22_OR_RMP_MASK) /*!< TIM22_TI1 is connected to GPIO2 */
  659. /**
  660. * @}
  661. */
  662. #endif /* defined(TIM22_OR_TI1_RMP) */
  663. /**
  664. * @}
  665. */
  666. /* Exported macro ------------------------------------------------------------*/
  667. /** @defgroup TIM_LL_Exported_Macros TIM Exported Macros
  668. * @{
  669. */
  670. /** @defgroup TIM_LL_EM_WRITE_READ Common Write and read registers Macros
  671. * @{
  672. */
  673. /**
  674. * @brief Write a value in TIM register.
  675. * @param __INSTANCE__ TIM Instance
  676. * @param __REG__ Register to be written
  677. * @param __VALUE__ Value to be written in the register
  678. * @retval None
  679. */
  680. #define LL_TIM_WriteReg(__INSTANCE__, __REG__, __VALUE__) WRITE_REG((__INSTANCE__)->__REG__, (__VALUE__))
  681. /**
  682. * @brief Read a value in TIM register.
  683. * @param __INSTANCE__ TIM Instance
  684. * @param __REG__ Register to be read
  685. * @retval Register value
  686. */
  687. #define LL_TIM_ReadReg(__INSTANCE__, __REG__) READ_REG((__INSTANCE__)->__REG__)
  688. /**
  689. * @}
  690. */
  691. /**
  692. * @brief HELPER macro calculating the prescaler value to achieve the required counter clock frequency.
  693. * @note ex: @ref __LL_TIM_CALC_PSC (80000000, 1000000);
  694. * @param __TIMCLK__ timer input clock frequency (in Hz)
  695. * @param __CNTCLK__ counter clock frequency (in Hz)
  696. * @retval Prescaler value (between Min_Data=0 and Max_Data=65535)
  697. */
  698. #define __LL_TIM_CALC_PSC(__TIMCLK__, __CNTCLK__) \
  699. (((__TIMCLK__) >= (__CNTCLK__)) ? (uint32_t)((((__TIMCLK__) + (__CNTCLK__)/2U)/(__CNTCLK__)) - 1U) : 0U)
  700. /**
  701. * @brief HELPER macro calculating the auto-reload value to achieve the required output signal frequency.
  702. * @note ex: @ref __LL_TIM_CALC_ARR (1000000, @ref LL_TIM_GetPrescaler (), 10000);
  703. * @param __TIMCLK__ timer input clock frequency (in Hz)
  704. * @param __PSC__ prescaler
  705. * @param __FREQ__ output signal frequency (in Hz)
  706. * @retval Auto-reload value (between Min_Data=0 and Max_Data=65535)
  707. */
  708. #define __LL_TIM_CALC_ARR(__TIMCLK__, __PSC__, __FREQ__) \
  709. ((((__TIMCLK__)/((__PSC__) + 1U)) >= (__FREQ__)) ? (((__TIMCLK__)/((__FREQ__) * ((__PSC__) + 1U))) - 1U) : 0U)
  710. /**
  711. * @brief HELPER macro calculating the compare value required to achieve the required timer output compare
  712. * active/inactive delay.
  713. * @note ex: @ref __LL_TIM_CALC_DELAY (1000000, @ref LL_TIM_GetPrescaler (), 10);
  714. * @param __TIMCLK__ timer input clock frequency (in Hz)
  715. * @param __PSC__ prescaler
  716. * @param __DELAY__ timer output compare active/inactive delay (in us)
  717. * @retval Compare value (between Min_Data=0 and Max_Data=65535)
  718. */
  719. #define __LL_TIM_CALC_DELAY(__TIMCLK__, __PSC__, __DELAY__) \
  720. ((uint32_t)(((uint64_t)(__TIMCLK__) * (uint64_t)(__DELAY__)) \
  721. / ((uint64_t)1000000U * (uint64_t)((__PSC__) + 1U))))
  722. /**
  723. * @brief HELPER macro calculating the auto-reload value to achieve the required pulse duration
  724. * (when the timer operates in one pulse mode).
  725. * @note ex: @ref __LL_TIM_CALC_PULSE (1000000, @ref LL_TIM_GetPrescaler (), 10, 20);
  726. * @param __TIMCLK__ timer input clock frequency (in Hz)
  727. * @param __PSC__ prescaler
  728. * @param __DELAY__ timer output compare active/inactive delay (in us)
  729. * @param __PULSE__ pulse duration (in us)
  730. * @retval Auto-reload value (between Min_Data=0 and Max_Data=65535)
  731. */
  732. #define __LL_TIM_CALC_PULSE(__TIMCLK__, __PSC__, __DELAY__, __PULSE__) \
  733. ((uint32_t)(__LL_TIM_CALC_DELAY((__TIMCLK__), (__PSC__), (__PULSE__)) \
  734. + __LL_TIM_CALC_DELAY((__TIMCLK__), (__PSC__), (__DELAY__))))
  735. /**
  736. * @brief HELPER macro retrieving the ratio of the input capture prescaler
  737. * @note ex: @ref __LL_TIM_GET_ICPSC_RATIO (@ref LL_TIM_IC_GetPrescaler ());
  738. * @param __ICPSC__ This parameter can be one of the following values:
  739. * @arg @ref LL_TIM_ICPSC_DIV1
  740. * @arg @ref LL_TIM_ICPSC_DIV2
  741. * @arg @ref LL_TIM_ICPSC_DIV4
  742. * @arg @ref LL_TIM_ICPSC_DIV8
  743. * @retval Input capture prescaler ratio (1, 2, 4 or 8)
  744. */
  745. #define __LL_TIM_GET_ICPSC_RATIO(__ICPSC__) \
  746. ((uint32_t)(0x01U << (((__ICPSC__) >> 16U) >> TIM_CCMR1_IC1PSC_Pos)))
  747. /**
  748. * @}
  749. */
  750. /* Exported functions --------------------------------------------------------*/
  751. /** @defgroup TIM_LL_Exported_Functions TIM Exported Functions
  752. * @{
  753. */
  754. /** @defgroup TIM_LL_EF_Time_Base Time Base configuration
  755. * @{
  756. */
  757. /**
  758. * @brief Enable timer counter.
  759. * @rmtoll CR1 CEN LL_TIM_EnableCounter
  760. * @param TIMx Timer instance
  761. * @retval None
  762. */
  763. __STATIC_INLINE void LL_TIM_EnableCounter(TIM_TypeDef *TIMx)
  764. {
  765. SET_BIT(TIMx->CR1, TIM_CR1_CEN);
  766. }
  767. /**
  768. * @brief Disable timer counter.
  769. * @rmtoll CR1 CEN LL_TIM_DisableCounter
  770. * @param TIMx Timer instance
  771. * @retval None
  772. */
  773. __STATIC_INLINE void LL_TIM_DisableCounter(TIM_TypeDef *TIMx)
  774. {
  775. CLEAR_BIT(TIMx->CR1, TIM_CR1_CEN);
  776. }
  777. /**
  778. * @brief Indicates whether the timer counter is enabled.
  779. * @rmtoll CR1 CEN LL_TIM_IsEnabledCounter
  780. * @param TIMx Timer instance
  781. * @retval State of bit (1 or 0).
  782. */
  783. __STATIC_INLINE uint32_t LL_TIM_IsEnabledCounter(const TIM_TypeDef *TIMx)
  784. {
  785. return ((READ_BIT(TIMx->CR1, TIM_CR1_CEN) == (TIM_CR1_CEN)) ? 1UL : 0UL);
  786. }
  787. /**
  788. * @brief Enable update event generation.
  789. * @rmtoll CR1 UDIS LL_TIM_EnableUpdateEvent
  790. * @param TIMx Timer instance
  791. * @retval None
  792. */
  793. __STATIC_INLINE void LL_TIM_EnableUpdateEvent(TIM_TypeDef *TIMx)
  794. {
  795. CLEAR_BIT(TIMx->CR1, TIM_CR1_UDIS);
  796. }
  797. /**
  798. * @brief Disable update event generation.
  799. * @rmtoll CR1 UDIS LL_TIM_DisableUpdateEvent
  800. * @param TIMx Timer instance
  801. * @retval None
  802. */
  803. __STATIC_INLINE void LL_TIM_DisableUpdateEvent(TIM_TypeDef *TIMx)
  804. {
  805. SET_BIT(TIMx->CR1, TIM_CR1_UDIS);
  806. }
  807. /**
  808. * @brief Indicates whether update event generation is enabled.
  809. * @rmtoll CR1 UDIS LL_TIM_IsEnabledUpdateEvent
  810. * @param TIMx Timer instance
  811. * @retval Inverted state of bit (0 or 1).
  812. */
  813. __STATIC_INLINE uint32_t LL_TIM_IsEnabledUpdateEvent(const TIM_TypeDef *TIMx)
  814. {
  815. return ((READ_BIT(TIMx->CR1, TIM_CR1_UDIS) == (uint32_t)RESET) ? 1UL : 0UL);
  816. }
  817. /**
  818. * @brief Set update event source
  819. * @note Update event source set to LL_TIM_UPDATESOURCE_REGULAR: any of the following events
  820. * generate an update interrupt or DMA request if enabled:
  821. * - Counter overflow/underflow
  822. * - Setting the UG bit
  823. * - Update generation through the slave mode controller
  824. * @note Update event source set to LL_TIM_UPDATESOURCE_COUNTER: only counter
  825. * overflow/underflow generates an update interrupt or DMA request if enabled.
  826. * @rmtoll CR1 URS LL_TIM_SetUpdateSource
  827. * @param TIMx Timer instance
  828. * @param UpdateSource This parameter can be one of the following values:
  829. * @arg @ref LL_TIM_UPDATESOURCE_REGULAR
  830. * @arg @ref LL_TIM_UPDATESOURCE_COUNTER
  831. * @retval None
  832. */
  833. __STATIC_INLINE void LL_TIM_SetUpdateSource(TIM_TypeDef *TIMx, uint32_t UpdateSource)
  834. {
  835. MODIFY_REG(TIMx->CR1, TIM_CR1_URS, UpdateSource);
  836. }
  837. /**
  838. * @brief Get actual event update source
  839. * @rmtoll CR1 URS LL_TIM_GetUpdateSource
  840. * @param TIMx Timer instance
  841. * @retval Returned value can be one of the following values:
  842. * @arg @ref LL_TIM_UPDATESOURCE_REGULAR
  843. * @arg @ref LL_TIM_UPDATESOURCE_COUNTER
  844. */
  845. __STATIC_INLINE uint32_t LL_TIM_GetUpdateSource(const TIM_TypeDef *TIMx)
  846. {
  847. return (uint32_t)(READ_BIT(TIMx->CR1, TIM_CR1_URS));
  848. }
  849. /**
  850. * @brief Set one pulse mode (one shot v.s. repetitive).
  851. * @rmtoll CR1 OPM LL_TIM_SetOnePulseMode
  852. * @param TIMx Timer instance
  853. * @param OnePulseMode This parameter can be one of the following values:
  854. * @arg @ref LL_TIM_ONEPULSEMODE_SINGLE
  855. * @arg @ref LL_TIM_ONEPULSEMODE_REPETITIVE
  856. * @retval None
  857. */
  858. __STATIC_INLINE void LL_TIM_SetOnePulseMode(TIM_TypeDef *TIMx, uint32_t OnePulseMode)
  859. {
  860. MODIFY_REG(TIMx->CR1, TIM_CR1_OPM, OnePulseMode);
  861. }
  862. /**
  863. * @brief Get actual one pulse mode.
  864. * @rmtoll CR1 OPM LL_TIM_GetOnePulseMode
  865. * @param TIMx Timer instance
  866. * @retval Returned value can be one of the following values:
  867. * @arg @ref LL_TIM_ONEPULSEMODE_SINGLE
  868. * @arg @ref LL_TIM_ONEPULSEMODE_REPETITIVE
  869. */
  870. __STATIC_INLINE uint32_t LL_TIM_GetOnePulseMode(const TIM_TypeDef *TIMx)
  871. {
  872. return (uint32_t)(READ_BIT(TIMx->CR1, TIM_CR1_OPM));
  873. }
  874. /**
  875. * @brief Set the timer counter counting mode.
  876. * @note Macro IS_TIM_COUNTER_MODE_SELECT_INSTANCE(TIMx) can be used to
  877. * check whether or not the counter mode selection feature is supported
  878. * by a timer instance.
  879. * @note Switching from Center Aligned counter mode to Edge counter mode (or reverse)
  880. * requires a timer reset to avoid unexpected direction
  881. * due to DIR bit readonly in center aligned mode.
  882. * @rmtoll CR1 DIR LL_TIM_SetCounterMode\n
  883. * CR1 CMS LL_TIM_SetCounterMode
  884. * @param TIMx Timer instance
  885. * @param CounterMode This parameter can be one of the following values:
  886. * @arg @ref LL_TIM_COUNTERMODE_UP
  887. * @arg @ref LL_TIM_COUNTERMODE_DOWN
  888. * @arg @ref LL_TIM_COUNTERMODE_CENTER_UP
  889. * @arg @ref LL_TIM_COUNTERMODE_CENTER_DOWN
  890. * @arg @ref LL_TIM_COUNTERMODE_CENTER_UP_DOWN
  891. * @retval None
  892. */
  893. __STATIC_INLINE void LL_TIM_SetCounterMode(TIM_TypeDef *TIMx, uint32_t CounterMode)
  894. {
  895. MODIFY_REG(TIMx->CR1, (TIM_CR1_DIR | TIM_CR1_CMS), CounterMode);
  896. }
  897. /**
  898. * @brief Get actual counter mode.
  899. * @note Macro IS_TIM_COUNTER_MODE_SELECT_INSTANCE(TIMx) can be used to
  900. * check whether or not the counter mode selection feature is supported
  901. * by a timer instance.
  902. * @rmtoll CR1 DIR LL_TIM_GetCounterMode\n
  903. * CR1 CMS LL_TIM_GetCounterMode
  904. * @param TIMx Timer instance
  905. * @retval Returned value can be one of the following values:
  906. * @arg @ref LL_TIM_COUNTERMODE_UP
  907. * @arg @ref LL_TIM_COUNTERMODE_DOWN
  908. * @arg @ref LL_TIM_COUNTERMODE_CENTER_UP
  909. * @arg @ref LL_TIM_COUNTERMODE_CENTER_DOWN
  910. * @arg @ref LL_TIM_COUNTERMODE_CENTER_UP_DOWN
  911. */
  912. __STATIC_INLINE uint32_t LL_TIM_GetCounterMode(const TIM_TypeDef *TIMx)
  913. {
  914. uint32_t counter_mode;
  915. counter_mode = (uint32_t)(READ_BIT(TIMx->CR1, TIM_CR1_CMS));
  916. if (counter_mode == 0U)
  917. {
  918. counter_mode = (uint32_t)(READ_BIT(TIMx->CR1, TIM_CR1_DIR));
  919. }
  920. return counter_mode;
  921. }
  922. /**
  923. * @brief Enable auto-reload (ARR) preload.
  924. * @rmtoll CR1 ARPE LL_TIM_EnableARRPreload
  925. * @param TIMx Timer instance
  926. * @retval None
  927. */
  928. __STATIC_INLINE void LL_TIM_EnableARRPreload(TIM_TypeDef *TIMx)
  929. {
  930. SET_BIT(TIMx->CR1, TIM_CR1_ARPE);
  931. }
  932. /**
  933. * @brief Disable auto-reload (ARR) preload.
  934. * @rmtoll CR1 ARPE LL_TIM_DisableARRPreload
  935. * @param TIMx Timer instance
  936. * @retval None
  937. */
  938. __STATIC_INLINE void LL_TIM_DisableARRPreload(TIM_TypeDef *TIMx)
  939. {
  940. CLEAR_BIT(TIMx->CR1, TIM_CR1_ARPE);
  941. }
  942. /**
  943. * @brief Indicates whether auto-reload (ARR) preload is enabled.
  944. * @rmtoll CR1 ARPE LL_TIM_IsEnabledARRPreload
  945. * @param TIMx Timer instance
  946. * @retval State of bit (1 or 0).
  947. */
  948. __STATIC_INLINE uint32_t LL_TIM_IsEnabledARRPreload(const TIM_TypeDef *TIMx)
  949. {
  950. return ((READ_BIT(TIMx->CR1, TIM_CR1_ARPE) == (TIM_CR1_ARPE)) ? 1UL : 0UL);
  951. }
  952. /**
  953. * @brief Set the division ratio between the timer clock and the sampling clock used by the dead-time generators
  954. * (when supported) and the digital filters.
  955. * @note Macro IS_TIM_CLOCK_DIVISION_INSTANCE(TIMx) can be used to check
  956. * whether or not the clock division feature is supported by the timer
  957. * instance.
  958. * @rmtoll CR1 CKD LL_TIM_SetClockDivision
  959. * @param TIMx Timer instance
  960. * @param ClockDivision This parameter can be one of the following values:
  961. * @arg @ref LL_TIM_CLOCKDIVISION_DIV1
  962. * @arg @ref LL_TIM_CLOCKDIVISION_DIV2
  963. * @arg @ref LL_TIM_CLOCKDIVISION_DIV4
  964. * @retval None
  965. */
  966. __STATIC_INLINE void LL_TIM_SetClockDivision(TIM_TypeDef *TIMx, uint32_t ClockDivision)
  967. {
  968. MODIFY_REG(TIMx->CR1, TIM_CR1_CKD, ClockDivision);
  969. }
  970. /**
  971. * @brief Get the actual division ratio between the timer clock and the sampling clock used by the dead-time
  972. * generators (when supported) and the digital filters.
  973. * @note Macro IS_TIM_CLOCK_DIVISION_INSTANCE(TIMx) can be used to check
  974. * whether or not the clock division feature is supported by the timer
  975. * instance.
  976. * @rmtoll CR1 CKD LL_TIM_GetClockDivision
  977. * @param TIMx Timer instance
  978. * @retval Returned value can be one of the following values:
  979. * @arg @ref LL_TIM_CLOCKDIVISION_DIV1
  980. * @arg @ref LL_TIM_CLOCKDIVISION_DIV2
  981. * @arg @ref LL_TIM_CLOCKDIVISION_DIV4
  982. */
  983. __STATIC_INLINE uint32_t LL_TIM_GetClockDivision(const TIM_TypeDef *TIMx)
  984. {
  985. return (uint32_t)(READ_BIT(TIMx->CR1, TIM_CR1_CKD));
  986. }
  987. /**
  988. * @brief Set the counter value.
  989. * @rmtoll CNT CNT LL_TIM_SetCounter
  990. * @param TIMx Timer instance
  991. * @param Counter Counter value (between Min_Data=0 and Max_Data=0xFFFF)
  992. * @retval None
  993. */
  994. __STATIC_INLINE void LL_TIM_SetCounter(TIM_TypeDef *TIMx, uint32_t Counter)
  995. {
  996. WRITE_REG(TIMx->CNT, Counter);
  997. }
  998. /**
  999. * @brief Get the counter value.
  1000. * @rmtoll CNT CNT LL_TIM_GetCounter
  1001. * @param TIMx Timer instance
  1002. * @retval Counter value (between Min_Data=0 and Max_Data=0xFFFF)
  1003. */
  1004. __STATIC_INLINE uint32_t LL_TIM_GetCounter(const TIM_TypeDef *TIMx)
  1005. {
  1006. return (uint32_t)(READ_REG(TIMx->CNT));
  1007. }
  1008. /**
  1009. * @brief Get the current direction of the counter
  1010. * @rmtoll CR1 DIR LL_TIM_GetDirection
  1011. * @param TIMx Timer instance
  1012. * @retval Returned value can be one of the following values:
  1013. * @arg @ref LL_TIM_COUNTERDIRECTION_UP
  1014. * @arg @ref LL_TIM_COUNTERDIRECTION_DOWN
  1015. */
  1016. __STATIC_INLINE uint32_t LL_TIM_GetDirection(const TIM_TypeDef *TIMx)
  1017. {
  1018. return (uint32_t)(READ_BIT(TIMx->CR1, TIM_CR1_DIR));
  1019. }
  1020. /**
  1021. * @brief Set the prescaler value.
  1022. * @note The counter clock frequency CK_CNT is equal to fCK_PSC / (PSC[15:0] + 1).
  1023. * @note The prescaler can be changed on the fly as this control register is buffered. The new
  1024. * prescaler ratio is taken into account at the next update event.
  1025. * @note Helper macro @ref __LL_TIM_CALC_PSC can be used to calculate the Prescaler parameter
  1026. * @rmtoll PSC PSC LL_TIM_SetPrescaler
  1027. * @param TIMx Timer instance
  1028. * @param Prescaler between Min_Data=0 and Max_Data=65535
  1029. * @retval None
  1030. */
  1031. __STATIC_INLINE void LL_TIM_SetPrescaler(TIM_TypeDef *TIMx, uint32_t Prescaler)
  1032. {
  1033. WRITE_REG(TIMx->PSC, Prescaler);
  1034. }
  1035. /**
  1036. * @brief Get the prescaler value.
  1037. * @rmtoll PSC PSC LL_TIM_GetPrescaler
  1038. * @param TIMx Timer instance
  1039. * @retval Prescaler value between Min_Data=0 and Max_Data=65535
  1040. */
  1041. __STATIC_INLINE uint32_t LL_TIM_GetPrescaler(const TIM_TypeDef *TIMx)
  1042. {
  1043. return (uint32_t)(READ_REG(TIMx->PSC));
  1044. }
  1045. /**
  1046. * @brief Set the auto-reload value.
  1047. * @note The counter is blocked while the auto-reload value is null.
  1048. * @note Helper macro @ref __LL_TIM_CALC_ARR can be used to calculate the AutoReload parameter
  1049. * @rmtoll ARR ARR LL_TIM_SetAutoReload
  1050. * @param TIMx Timer instance
  1051. * @param AutoReload between Min_Data=0 and Max_Data=65535
  1052. * @retval None
  1053. */
  1054. __STATIC_INLINE void LL_TIM_SetAutoReload(TIM_TypeDef *TIMx, uint32_t AutoReload)
  1055. {
  1056. WRITE_REG(TIMx->ARR, AutoReload);
  1057. }
  1058. /**
  1059. * @brief Get the auto-reload value.
  1060. * @rmtoll ARR ARR LL_TIM_GetAutoReload
  1061. * @param TIMx Timer instance
  1062. * @retval Auto-reload value
  1063. */
  1064. __STATIC_INLINE uint32_t LL_TIM_GetAutoReload(const TIM_TypeDef *TIMx)
  1065. {
  1066. return (uint32_t)(READ_REG(TIMx->ARR));
  1067. }
  1068. /**
  1069. * @}
  1070. */
  1071. /** @defgroup TIM_LL_EF_Capture_Compare Capture Compare configuration
  1072. * @{
  1073. */
  1074. /**
  1075. * @brief Set the trigger of the capture/compare DMA request.
  1076. * @rmtoll CR2 CCDS LL_TIM_CC_SetDMAReqTrigger
  1077. * @param TIMx Timer instance
  1078. * @param DMAReqTrigger This parameter can be one of the following values:
  1079. * @arg @ref LL_TIM_CCDMAREQUEST_CC
  1080. * @arg @ref LL_TIM_CCDMAREQUEST_UPDATE
  1081. * @retval None
  1082. */
  1083. __STATIC_INLINE void LL_TIM_CC_SetDMAReqTrigger(TIM_TypeDef *TIMx, uint32_t DMAReqTrigger)
  1084. {
  1085. MODIFY_REG(TIMx->CR2, TIM_CR2_CCDS, DMAReqTrigger);
  1086. }
  1087. /**
  1088. * @brief Get actual trigger of the capture/compare DMA request.
  1089. * @rmtoll CR2 CCDS LL_TIM_CC_GetDMAReqTrigger
  1090. * @param TIMx Timer instance
  1091. * @retval Returned value can be one of the following values:
  1092. * @arg @ref LL_TIM_CCDMAREQUEST_CC
  1093. * @arg @ref LL_TIM_CCDMAREQUEST_UPDATE
  1094. */
  1095. __STATIC_INLINE uint32_t LL_TIM_CC_GetDMAReqTrigger(const TIM_TypeDef *TIMx)
  1096. {
  1097. return (uint32_t)(READ_BIT(TIMx->CR2, TIM_CR2_CCDS));
  1098. }
  1099. /**
  1100. * @brief Enable capture/compare channels.
  1101. * @rmtoll CCER CC1E LL_TIM_CC_EnableChannel\n
  1102. * CCER CC2E LL_TIM_CC_EnableChannel\n
  1103. * CCER CC3E LL_TIM_CC_EnableChannel\n
  1104. * CCER CC4E LL_TIM_CC_EnableChannel
  1105. * @param TIMx Timer instance
  1106. * @param Channels This parameter can be a combination of the following values:
  1107. * @arg @ref LL_TIM_CHANNEL_CH1
  1108. * @arg @ref LL_TIM_CHANNEL_CH2
  1109. * @arg @ref LL_TIM_CHANNEL_CH3
  1110. * @arg @ref LL_TIM_CHANNEL_CH4
  1111. * @retval None
  1112. */
  1113. __STATIC_INLINE void LL_TIM_CC_EnableChannel(TIM_TypeDef *TIMx, uint32_t Channels)
  1114. {
  1115. SET_BIT(TIMx->CCER, Channels);
  1116. }
  1117. /**
  1118. * @brief Disable capture/compare channels.
  1119. * @rmtoll CCER CC1E LL_TIM_CC_DisableChannel\n
  1120. * CCER CC2E LL_TIM_CC_DisableChannel\n
  1121. * CCER CC3E LL_TIM_CC_DisableChannel\n
  1122. * CCER CC4E LL_TIM_CC_DisableChannel
  1123. * @param TIMx Timer instance
  1124. * @param Channels This parameter can be a combination of the following values:
  1125. * @arg @ref LL_TIM_CHANNEL_CH1
  1126. * @arg @ref LL_TIM_CHANNEL_CH2
  1127. * @arg @ref LL_TIM_CHANNEL_CH3
  1128. * @arg @ref LL_TIM_CHANNEL_CH4
  1129. * @retval None
  1130. */
  1131. __STATIC_INLINE void LL_TIM_CC_DisableChannel(TIM_TypeDef *TIMx, uint32_t Channels)
  1132. {
  1133. CLEAR_BIT(TIMx->CCER, Channels);
  1134. }
  1135. /**
  1136. * @brief Indicate whether channel(s) is(are) enabled.
  1137. * @rmtoll CCER CC1E LL_TIM_CC_IsEnabledChannel\n
  1138. * CCER CC2E LL_TIM_CC_IsEnabledChannel\n
  1139. * CCER CC3E LL_TIM_CC_IsEnabledChannel\n
  1140. * CCER CC4E LL_TIM_CC_IsEnabledChannel
  1141. * @param TIMx Timer instance
  1142. * @param Channels This parameter can be a combination of the following values:
  1143. * @arg @ref LL_TIM_CHANNEL_CH1
  1144. * @arg @ref LL_TIM_CHANNEL_CH2
  1145. * @arg @ref LL_TIM_CHANNEL_CH3
  1146. * @arg @ref LL_TIM_CHANNEL_CH4
  1147. * @retval State of bit (1 or 0).
  1148. */
  1149. __STATIC_INLINE uint32_t LL_TIM_CC_IsEnabledChannel(const TIM_TypeDef *TIMx, uint32_t Channels)
  1150. {
  1151. return ((READ_BIT(TIMx->CCER, Channels) == (Channels)) ? 1UL : 0UL);
  1152. }
  1153. /**
  1154. * @}
  1155. */
  1156. /** @defgroup TIM_LL_EF_Output_Channel Output channel configuration
  1157. * @{
  1158. */
  1159. /**
  1160. * @brief Configure an output channel.
  1161. * @rmtoll CCMR1 CC1S LL_TIM_OC_ConfigOutput\n
  1162. * CCMR1 CC2S LL_TIM_OC_ConfigOutput\n
  1163. * CCMR2 CC3S LL_TIM_OC_ConfigOutput\n
  1164. * CCMR2 CC4S LL_TIM_OC_ConfigOutput\n
  1165. * CCER CC1P LL_TIM_OC_ConfigOutput\n
  1166. * CCER CC2P LL_TIM_OC_ConfigOutput\n
  1167. * CCER CC3P LL_TIM_OC_ConfigOutput\n
  1168. * CCER CC4P LL_TIM_OC_ConfigOutput\n
  1169. * @param TIMx Timer instance
  1170. * @param Channel This parameter can be one of the following values:
  1171. * @arg @ref LL_TIM_CHANNEL_CH1
  1172. * @arg @ref LL_TIM_CHANNEL_CH2
  1173. * @arg @ref LL_TIM_CHANNEL_CH3
  1174. * @arg @ref LL_TIM_CHANNEL_CH4
  1175. * @param Configuration This parameter must be a combination of all the following values:
  1176. * @arg @ref LL_TIM_OCPOLARITY_HIGH or @ref LL_TIM_OCPOLARITY_LOW
  1177. * @retval None
  1178. */
  1179. __STATIC_INLINE void LL_TIM_OC_ConfigOutput(TIM_TypeDef *TIMx, uint32_t Channel, uint32_t Configuration)
  1180. {
  1181. uint8_t iChannel = TIM_GET_CHANNEL_INDEX(Channel);
  1182. __IO uint32_t *pReg = (__IO uint32_t *)((uint32_t)((uint32_t)(&TIMx->CCMR1) + OFFSET_TAB_CCMRx[iChannel]));
  1183. CLEAR_BIT(*pReg, (TIM_CCMR1_CC1S << SHIFT_TAB_OCxx[iChannel]));
  1184. MODIFY_REG(TIMx->CCER, (TIM_CCER_CC1P << SHIFT_TAB_CCxP[iChannel]),
  1185. (Configuration & TIM_CCER_CC1P) << SHIFT_TAB_CCxP[iChannel]);
  1186. }
  1187. /**
  1188. * @brief Define the behavior of the output reference signal OCxREF from which
  1189. * OCx and OCxN (when relevant) are derived.
  1190. * @rmtoll CCMR1 OC1M LL_TIM_OC_SetMode\n
  1191. * CCMR1 OC2M LL_TIM_OC_SetMode\n
  1192. * CCMR2 OC3M LL_TIM_OC_SetMode\n
  1193. * CCMR2 OC4M LL_TIM_OC_SetMode
  1194. * @param TIMx Timer instance
  1195. * @param Channel This parameter can be one of the following values:
  1196. * @arg @ref LL_TIM_CHANNEL_CH1
  1197. * @arg @ref LL_TIM_CHANNEL_CH2
  1198. * @arg @ref LL_TIM_CHANNEL_CH3
  1199. * @arg @ref LL_TIM_CHANNEL_CH4
  1200. * @param Mode This parameter can be one of the following values:
  1201. * @arg @ref LL_TIM_OCMODE_FROZEN
  1202. * @arg @ref LL_TIM_OCMODE_ACTIVE
  1203. * @arg @ref LL_TIM_OCMODE_INACTIVE
  1204. * @arg @ref LL_TIM_OCMODE_TOGGLE
  1205. * @arg @ref LL_TIM_OCMODE_FORCED_INACTIVE
  1206. * @arg @ref LL_TIM_OCMODE_FORCED_ACTIVE
  1207. * @arg @ref LL_TIM_OCMODE_PWM1
  1208. * @arg @ref LL_TIM_OCMODE_PWM2
  1209. * @retval None
  1210. */
  1211. __STATIC_INLINE void LL_TIM_OC_SetMode(TIM_TypeDef *TIMx, uint32_t Channel, uint32_t Mode)
  1212. {
  1213. uint8_t iChannel = TIM_GET_CHANNEL_INDEX(Channel);
  1214. __IO uint32_t *pReg = (__IO uint32_t *)((uint32_t)((uint32_t)(&TIMx->CCMR1) + OFFSET_TAB_CCMRx[iChannel]));
  1215. MODIFY_REG(*pReg, ((TIM_CCMR1_OC1M | TIM_CCMR1_CC1S) << SHIFT_TAB_OCxx[iChannel]), Mode << SHIFT_TAB_OCxx[iChannel]);
  1216. }
  1217. /**
  1218. * @brief Get the output compare mode of an output channel.
  1219. * @rmtoll CCMR1 OC1M LL_TIM_OC_GetMode\n
  1220. * CCMR1 OC2M LL_TIM_OC_GetMode\n
  1221. * CCMR2 OC3M LL_TIM_OC_GetMode\n
  1222. * CCMR2 OC4M LL_TIM_OC_GetMode
  1223. * @param TIMx Timer instance
  1224. * @param Channel This parameter can be one of the following values:
  1225. * @arg @ref LL_TIM_CHANNEL_CH1
  1226. * @arg @ref LL_TIM_CHANNEL_CH2
  1227. * @arg @ref LL_TIM_CHANNEL_CH3
  1228. * @arg @ref LL_TIM_CHANNEL_CH4
  1229. * @retval Returned value can be one of the following values:
  1230. * @arg @ref LL_TIM_OCMODE_FROZEN
  1231. * @arg @ref LL_TIM_OCMODE_ACTIVE
  1232. * @arg @ref LL_TIM_OCMODE_INACTIVE
  1233. * @arg @ref LL_TIM_OCMODE_TOGGLE
  1234. * @arg @ref LL_TIM_OCMODE_FORCED_INACTIVE
  1235. * @arg @ref LL_TIM_OCMODE_FORCED_ACTIVE
  1236. * @arg @ref LL_TIM_OCMODE_PWM1
  1237. * @arg @ref LL_TIM_OCMODE_PWM2
  1238. */
  1239. __STATIC_INLINE uint32_t LL_TIM_OC_GetMode(const TIM_TypeDef *TIMx, uint32_t Channel)
  1240. {
  1241. uint8_t iChannel = TIM_GET_CHANNEL_INDEX(Channel);
  1242. const __IO uint32_t *pReg = (__IO uint32_t *)((uint32_t)((uint32_t)(&TIMx->CCMR1) + OFFSET_TAB_CCMRx[iChannel]));
  1243. return (READ_BIT(*pReg, ((TIM_CCMR1_OC1M | TIM_CCMR1_CC1S) << SHIFT_TAB_OCxx[iChannel])) >> SHIFT_TAB_OCxx[iChannel]);
  1244. }
  1245. /**
  1246. * @brief Set the polarity of an output channel.
  1247. * @rmtoll CCER CC1P LL_TIM_OC_SetPolarity\n
  1248. * CCER CC2P LL_TIM_OC_SetPolarity\n
  1249. * CCER CC3P LL_TIM_OC_SetPolarity\n
  1250. * CCER CC4P LL_TIM_OC_SetPolarity
  1251. * @param TIMx Timer instance
  1252. * @param Channel This parameter can be one of the following values:
  1253. * @arg @ref LL_TIM_CHANNEL_CH1
  1254. * @arg @ref LL_TIM_CHANNEL_CH2
  1255. * @arg @ref LL_TIM_CHANNEL_CH3
  1256. * @arg @ref LL_TIM_CHANNEL_CH4
  1257. * @param Polarity This parameter can be one of the following values:
  1258. * @arg @ref LL_TIM_OCPOLARITY_HIGH
  1259. * @arg @ref LL_TIM_OCPOLARITY_LOW
  1260. * @retval None
  1261. */
  1262. __STATIC_INLINE void LL_TIM_OC_SetPolarity(TIM_TypeDef *TIMx, uint32_t Channel, uint32_t Polarity)
  1263. {
  1264. uint8_t iChannel = TIM_GET_CHANNEL_INDEX(Channel);
  1265. MODIFY_REG(TIMx->CCER, (TIM_CCER_CC1P << SHIFT_TAB_CCxP[iChannel]), Polarity << SHIFT_TAB_CCxP[iChannel]);
  1266. }
  1267. /**
  1268. * @brief Get the polarity of an output channel.
  1269. * @rmtoll CCER CC1P LL_TIM_OC_GetPolarity\n
  1270. * CCER CC2P LL_TIM_OC_GetPolarity\n
  1271. * CCER CC3P LL_TIM_OC_GetPolarity\n
  1272. * CCER CC4P LL_TIM_OC_GetPolarity
  1273. * @param TIMx Timer instance
  1274. * @param Channel This parameter can be one of the following values:
  1275. * @arg @ref LL_TIM_CHANNEL_CH1
  1276. * @arg @ref LL_TIM_CHANNEL_CH2
  1277. * @arg @ref LL_TIM_CHANNEL_CH3
  1278. * @arg @ref LL_TIM_CHANNEL_CH4
  1279. * @retval Returned value can be one of the following values:
  1280. * @arg @ref LL_TIM_OCPOLARITY_HIGH
  1281. * @arg @ref LL_TIM_OCPOLARITY_LOW
  1282. */
  1283. __STATIC_INLINE uint32_t LL_TIM_OC_GetPolarity(const TIM_TypeDef *TIMx, uint32_t Channel)
  1284. {
  1285. uint8_t iChannel = TIM_GET_CHANNEL_INDEX(Channel);
  1286. return (READ_BIT(TIMx->CCER, (TIM_CCER_CC1P << SHIFT_TAB_CCxP[iChannel])) >> SHIFT_TAB_CCxP[iChannel]);
  1287. }
  1288. /**
  1289. * @brief Enable fast mode for the output channel.
  1290. * @note Acts only if the channel is configured in PWM1 or PWM2 mode.
  1291. * @rmtoll CCMR1 OC1FE LL_TIM_OC_EnableFast\n
  1292. * CCMR1 OC2FE LL_TIM_OC_EnableFast\n
  1293. * CCMR2 OC3FE LL_TIM_OC_EnableFast\n
  1294. * CCMR2 OC4FE LL_TIM_OC_EnableFast
  1295. * @param TIMx Timer instance
  1296. * @param Channel This parameter can be one of the following values:
  1297. * @arg @ref LL_TIM_CHANNEL_CH1
  1298. * @arg @ref LL_TIM_CHANNEL_CH2
  1299. * @arg @ref LL_TIM_CHANNEL_CH3
  1300. * @arg @ref LL_TIM_CHANNEL_CH4
  1301. * @retval None
  1302. */
  1303. __STATIC_INLINE void LL_TIM_OC_EnableFast(TIM_TypeDef *TIMx, uint32_t Channel)
  1304. {
  1305. uint8_t iChannel = TIM_GET_CHANNEL_INDEX(Channel);
  1306. __IO uint32_t *pReg = (__IO uint32_t *)((uint32_t)((uint32_t)(&TIMx->CCMR1) + OFFSET_TAB_CCMRx[iChannel]));
  1307. SET_BIT(*pReg, (TIM_CCMR1_OC1FE << SHIFT_TAB_OCxx[iChannel]));
  1308. }
  1309. /**
  1310. * @brief Disable fast mode for the output channel.
  1311. * @rmtoll CCMR1 OC1FE LL_TIM_OC_DisableFast\n
  1312. * CCMR1 OC2FE LL_TIM_OC_DisableFast\n
  1313. * CCMR2 OC3FE LL_TIM_OC_DisableFast\n
  1314. * CCMR2 OC4FE LL_TIM_OC_DisableFast
  1315. * @param TIMx Timer instance
  1316. * @param Channel This parameter can be one of the following values:
  1317. * @arg @ref LL_TIM_CHANNEL_CH1
  1318. * @arg @ref LL_TIM_CHANNEL_CH2
  1319. * @arg @ref LL_TIM_CHANNEL_CH3
  1320. * @arg @ref LL_TIM_CHANNEL_CH4
  1321. * @retval None
  1322. */
  1323. __STATIC_INLINE void LL_TIM_OC_DisableFast(TIM_TypeDef *TIMx, uint32_t Channel)
  1324. {
  1325. uint8_t iChannel = TIM_GET_CHANNEL_INDEX(Channel);
  1326. __IO uint32_t *pReg = (__IO uint32_t *)((uint32_t)((uint32_t)(&TIMx->CCMR1) + OFFSET_TAB_CCMRx[iChannel]));
  1327. CLEAR_BIT(*pReg, (TIM_CCMR1_OC1FE << SHIFT_TAB_OCxx[iChannel]));
  1328. }
  1329. /**
  1330. * @brief Indicates whether fast mode is enabled for the output channel.
  1331. * @rmtoll CCMR1 OC1FE LL_TIM_OC_IsEnabledFast\n
  1332. * CCMR1 OC2FE LL_TIM_OC_IsEnabledFast\n
  1333. * CCMR2 OC3FE LL_TIM_OC_IsEnabledFast\n
  1334. * CCMR2 OC4FE LL_TIM_OC_IsEnabledFast\n
  1335. * @param TIMx Timer instance
  1336. * @param Channel This parameter can be one of the following values:
  1337. * @arg @ref LL_TIM_CHANNEL_CH1
  1338. * @arg @ref LL_TIM_CHANNEL_CH2
  1339. * @arg @ref LL_TIM_CHANNEL_CH3
  1340. * @arg @ref LL_TIM_CHANNEL_CH4
  1341. * @retval State of bit (1 or 0).
  1342. */
  1343. __STATIC_INLINE uint32_t LL_TIM_OC_IsEnabledFast(const TIM_TypeDef *TIMx, uint32_t Channel)
  1344. {
  1345. uint8_t iChannel = TIM_GET_CHANNEL_INDEX(Channel);
  1346. const __IO uint32_t *pReg = (__IO uint32_t *)((uint32_t)((uint32_t)(&TIMx->CCMR1) + OFFSET_TAB_CCMRx[iChannel]));
  1347. uint32_t bitfield = TIM_CCMR1_OC1FE << SHIFT_TAB_OCxx[iChannel];
  1348. return ((READ_BIT(*pReg, bitfield) == bitfield) ? 1UL : 0UL);
  1349. }
  1350. /**
  1351. * @brief Enable compare register (TIMx_CCRx) preload for the output channel.
  1352. * @rmtoll CCMR1 OC1PE LL_TIM_OC_EnablePreload\n
  1353. * CCMR1 OC2PE LL_TIM_OC_EnablePreload\n
  1354. * CCMR2 OC3PE LL_TIM_OC_EnablePreload\n
  1355. * CCMR2 OC4PE LL_TIM_OC_EnablePreload
  1356. * @param TIMx Timer instance
  1357. * @param Channel This parameter can be one of the following values:
  1358. * @arg @ref LL_TIM_CHANNEL_CH1
  1359. * @arg @ref LL_TIM_CHANNEL_CH2
  1360. * @arg @ref LL_TIM_CHANNEL_CH3
  1361. * @arg @ref LL_TIM_CHANNEL_CH4
  1362. * @retval None
  1363. */
  1364. __STATIC_INLINE void LL_TIM_OC_EnablePreload(TIM_TypeDef *TIMx, uint32_t Channel)
  1365. {
  1366. uint8_t iChannel = TIM_GET_CHANNEL_INDEX(Channel);
  1367. __IO uint32_t *pReg = (__IO uint32_t *)((uint32_t)((uint32_t)(&TIMx->CCMR1) + OFFSET_TAB_CCMRx[iChannel]));
  1368. SET_BIT(*pReg, (TIM_CCMR1_OC1PE << SHIFT_TAB_OCxx[iChannel]));
  1369. }
  1370. /**
  1371. * @brief Disable compare register (TIMx_CCRx) preload for the output channel.
  1372. * @rmtoll CCMR1 OC1PE LL_TIM_OC_DisablePreload\n
  1373. * CCMR1 OC2PE LL_TIM_OC_DisablePreload\n
  1374. * CCMR2 OC3PE LL_TIM_OC_DisablePreload\n
  1375. * CCMR2 OC4PE LL_TIM_OC_DisablePreload
  1376. * @param TIMx Timer instance
  1377. * @param Channel This parameter can be one of the following values:
  1378. * @arg @ref LL_TIM_CHANNEL_CH1
  1379. * @arg @ref LL_TIM_CHANNEL_CH2
  1380. * @arg @ref LL_TIM_CHANNEL_CH3
  1381. * @arg @ref LL_TIM_CHANNEL_CH4
  1382. * @retval None
  1383. */
  1384. __STATIC_INLINE void LL_TIM_OC_DisablePreload(TIM_TypeDef *TIMx, uint32_t Channel)
  1385. {
  1386. uint8_t iChannel = TIM_GET_CHANNEL_INDEX(Channel);
  1387. __IO uint32_t *pReg = (__IO uint32_t *)((uint32_t)((uint32_t)(&TIMx->CCMR1) + OFFSET_TAB_CCMRx[iChannel]));
  1388. CLEAR_BIT(*pReg, (TIM_CCMR1_OC1PE << SHIFT_TAB_OCxx[iChannel]));
  1389. }
  1390. /**
  1391. * @brief Indicates whether compare register (TIMx_CCRx) preload is enabled for the output channel.
  1392. * @rmtoll CCMR1 OC1PE LL_TIM_OC_IsEnabledPreload\n
  1393. * CCMR1 OC2PE LL_TIM_OC_IsEnabledPreload\n
  1394. * CCMR2 OC3PE LL_TIM_OC_IsEnabledPreload\n
  1395. * CCMR2 OC4PE LL_TIM_OC_IsEnabledPreload\n
  1396. * @param TIMx Timer instance
  1397. * @param Channel This parameter can be one of the following values:
  1398. * @arg @ref LL_TIM_CHANNEL_CH1
  1399. * @arg @ref LL_TIM_CHANNEL_CH2
  1400. * @arg @ref LL_TIM_CHANNEL_CH3
  1401. * @arg @ref LL_TIM_CHANNEL_CH4
  1402. * @retval State of bit (1 or 0).
  1403. */
  1404. __STATIC_INLINE uint32_t LL_TIM_OC_IsEnabledPreload(const TIM_TypeDef *TIMx, uint32_t Channel)
  1405. {
  1406. uint8_t iChannel = TIM_GET_CHANNEL_INDEX(Channel);
  1407. const __IO uint32_t *pReg = (__IO uint32_t *)((uint32_t)((uint32_t)(&TIMx->CCMR1) + OFFSET_TAB_CCMRx[iChannel]));
  1408. uint32_t bitfield = TIM_CCMR1_OC1PE << SHIFT_TAB_OCxx[iChannel];
  1409. return ((READ_BIT(*pReg, bitfield) == bitfield) ? 1UL : 0UL);
  1410. }
  1411. /**
  1412. * @brief Enable clearing the output channel on an external event.
  1413. * @note This function can only be used in Output compare and PWM modes. It does not work in Forced mode.
  1414. * @note Macro IS_TIM_OCXREF_CLEAR_INSTANCE(TIMx) can be used to check whether
  1415. * or not a timer instance can clear the OCxREF signal on an external event.
  1416. * @rmtoll CCMR1 OC1CE LL_TIM_OC_EnableClear\n
  1417. * CCMR1 OC2CE LL_TIM_OC_EnableClear\n
  1418. * CCMR2 OC3CE LL_TIM_OC_EnableClear\n
  1419. * CCMR2 OC4CE LL_TIM_OC_EnableClear
  1420. * @param TIMx Timer instance
  1421. * @param Channel This parameter can be one of the following values:
  1422. * @arg @ref LL_TIM_CHANNEL_CH1
  1423. * @arg @ref LL_TIM_CHANNEL_CH2
  1424. * @arg @ref LL_TIM_CHANNEL_CH3
  1425. * @arg @ref LL_TIM_CHANNEL_CH4
  1426. * @retval None
  1427. */
  1428. __STATIC_INLINE void LL_TIM_OC_EnableClear(TIM_TypeDef *TIMx, uint32_t Channel)
  1429. {
  1430. uint8_t iChannel = TIM_GET_CHANNEL_INDEX(Channel);
  1431. __IO uint32_t *pReg = (__IO uint32_t *)((uint32_t)((uint32_t)(&TIMx->CCMR1) + OFFSET_TAB_CCMRx[iChannel]));
  1432. SET_BIT(*pReg, (TIM_CCMR1_OC1CE << SHIFT_TAB_OCxx[iChannel]));
  1433. }
  1434. /**
  1435. * @brief Disable clearing the output channel on an external event.
  1436. * @note Macro IS_TIM_OCXREF_CLEAR_INSTANCE(TIMx) can be used to check whether
  1437. * or not a timer instance can clear the OCxREF signal on an external event.
  1438. * @rmtoll CCMR1 OC1CE LL_TIM_OC_DisableClear\n
  1439. * CCMR1 OC2CE LL_TIM_OC_DisableClear\n
  1440. * CCMR2 OC3CE LL_TIM_OC_DisableClear\n
  1441. * CCMR2 OC4CE LL_TIM_OC_DisableClear
  1442. * @param TIMx Timer instance
  1443. * @param Channel This parameter can be one of the following values:
  1444. * @arg @ref LL_TIM_CHANNEL_CH1
  1445. * @arg @ref LL_TIM_CHANNEL_CH2
  1446. * @arg @ref LL_TIM_CHANNEL_CH3
  1447. * @arg @ref LL_TIM_CHANNEL_CH4
  1448. * @retval None
  1449. */
  1450. __STATIC_INLINE void LL_TIM_OC_DisableClear(TIM_TypeDef *TIMx, uint32_t Channel)
  1451. {
  1452. uint8_t iChannel = TIM_GET_CHANNEL_INDEX(Channel);
  1453. __IO uint32_t *pReg = (__IO uint32_t *)((uint32_t)((uint32_t)(&TIMx->CCMR1) + OFFSET_TAB_CCMRx[iChannel]));
  1454. CLEAR_BIT(*pReg, (TIM_CCMR1_OC1CE << SHIFT_TAB_OCxx[iChannel]));
  1455. }
  1456. /**
  1457. * @brief Indicates clearing the output channel on an external event is enabled for the output channel.
  1458. * @note This function enables clearing the output channel on an external event.
  1459. * @note This function can only be used in Output compare and PWM modes. It does not work in Forced mode.
  1460. * @note Macro IS_TIM_OCXREF_CLEAR_INSTANCE(TIMx) can be used to check whether
  1461. * or not a timer instance can clear the OCxREF signal on an external event.
  1462. * @rmtoll CCMR1 OC1CE LL_TIM_OC_IsEnabledClear\n
  1463. * CCMR1 OC2CE LL_TIM_OC_IsEnabledClear\n
  1464. * CCMR2 OC3CE LL_TIM_OC_IsEnabledClear\n
  1465. * CCMR2 OC4CE LL_TIM_OC_IsEnabledClear\n
  1466. * @param TIMx Timer instance
  1467. * @param Channel This parameter can be one of the following values:
  1468. * @arg @ref LL_TIM_CHANNEL_CH1
  1469. * @arg @ref LL_TIM_CHANNEL_CH2
  1470. * @arg @ref LL_TIM_CHANNEL_CH3
  1471. * @arg @ref LL_TIM_CHANNEL_CH4
  1472. * @retval State of bit (1 or 0).
  1473. */
  1474. __STATIC_INLINE uint32_t LL_TIM_OC_IsEnabledClear(const TIM_TypeDef *TIMx, uint32_t Channel)
  1475. {
  1476. uint8_t iChannel = TIM_GET_CHANNEL_INDEX(Channel);
  1477. const __IO uint32_t *pReg = (__IO uint32_t *)((uint32_t)((uint32_t)(&TIMx->CCMR1) + OFFSET_TAB_CCMRx[iChannel]));
  1478. uint32_t bitfield = TIM_CCMR1_OC1CE << SHIFT_TAB_OCxx[iChannel];
  1479. return ((READ_BIT(*pReg, bitfield) == bitfield) ? 1UL : 0UL);
  1480. }
  1481. /**
  1482. * @brief Set compare value for output channel 1 (TIMx_CCR1).
  1483. * @note Macro IS_TIM_CC1_INSTANCE(TIMx) can be used to check whether or not
  1484. * output channel 1 is supported by a timer instance.
  1485. * @rmtoll CCR1 CCR1 LL_TIM_OC_SetCompareCH1
  1486. * @param TIMx Timer instance
  1487. * @param CompareValue between Min_Data=0 and Max_Data=65535
  1488. * @retval None
  1489. */
  1490. __STATIC_INLINE void LL_TIM_OC_SetCompareCH1(TIM_TypeDef *TIMx, uint32_t CompareValue)
  1491. {
  1492. WRITE_REG(TIMx->CCR1, CompareValue);
  1493. }
  1494. /**
  1495. * @brief Set compare value for output channel 2 (TIMx_CCR2).
  1496. * @note Macro IS_TIM_CC2_INSTANCE(TIMx) can be used to check whether or not
  1497. * output channel 2 is supported by a timer instance.
  1498. * @rmtoll CCR2 CCR2 LL_TIM_OC_SetCompareCH2
  1499. * @param TIMx Timer instance
  1500. * @param CompareValue between Min_Data=0 and Max_Data=65535
  1501. * @retval None
  1502. */
  1503. __STATIC_INLINE void LL_TIM_OC_SetCompareCH2(TIM_TypeDef *TIMx, uint32_t CompareValue)
  1504. {
  1505. WRITE_REG(TIMx->CCR2, CompareValue);
  1506. }
  1507. /**
  1508. * @brief Set compare value for output channel 3 (TIMx_CCR3).
  1509. * @note Macro IS_TIM_CC3_INSTANCE(TIMx) can be used to check whether or not
  1510. * output channel is supported by a timer instance.
  1511. * @rmtoll CCR3 CCR3 LL_TIM_OC_SetCompareCH3
  1512. * @param TIMx Timer instance
  1513. * @param CompareValue between Min_Data=0 and Max_Data=65535
  1514. * @retval None
  1515. */
  1516. __STATIC_INLINE void LL_TIM_OC_SetCompareCH3(TIM_TypeDef *TIMx, uint32_t CompareValue)
  1517. {
  1518. WRITE_REG(TIMx->CCR3, CompareValue);
  1519. }
  1520. /**
  1521. * @brief Set compare value for output channel 4 (TIMx_CCR4).
  1522. * @note Macro IS_TIM_CC4_INSTANCE(TIMx) can be used to check whether or not
  1523. * output channel 4 is supported by a timer instance.
  1524. * @rmtoll CCR4 CCR4 LL_TIM_OC_SetCompareCH4
  1525. * @param TIMx Timer instance
  1526. * @param CompareValue between Min_Data=0 and Max_Data=65535
  1527. * @retval None
  1528. */
  1529. __STATIC_INLINE void LL_TIM_OC_SetCompareCH4(TIM_TypeDef *TIMx, uint32_t CompareValue)
  1530. {
  1531. WRITE_REG(TIMx->CCR4, CompareValue);
  1532. }
  1533. /**
  1534. * @brief Get compare value (TIMx_CCR1) set for output channel 1.
  1535. * @note Macro IS_TIM_CC1_INSTANCE(TIMx) can be used to check whether or not
  1536. * output channel 1 is supported by a timer instance.
  1537. * @rmtoll CCR1 CCR1 LL_TIM_OC_GetCompareCH1
  1538. * @param TIMx Timer instance
  1539. * @retval CompareValue (between Min_Data=0 and Max_Data=65535)
  1540. */
  1541. __STATIC_INLINE uint32_t LL_TIM_OC_GetCompareCH1(const TIM_TypeDef *TIMx)
  1542. {
  1543. return (uint32_t)(READ_REG(TIMx->CCR1));
  1544. }
  1545. /**
  1546. * @brief Get compare value (TIMx_CCR2) set for output channel 2.
  1547. * @note Macro IS_TIM_CC2_INSTANCE(TIMx) can be used to check whether or not
  1548. * output channel 2 is supported by a timer instance.
  1549. * @rmtoll CCR2 CCR2 LL_TIM_OC_GetCompareCH2
  1550. * @param TIMx Timer instance
  1551. * @retval CompareValue (between Min_Data=0 and Max_Data=65535)
  1552. */
  1553. __STATIC_INLINE uint32_t LL_TIM_OC_GetCompareCH2(const TIM_TypeDef *TIMx)
  1554. {
  1555. return (uint32_t)(READ_REG(TIMx->CCR2));
  1556. }
  1557. /**
  1558. * @brief Get compare value (TIMx_CCR3) set for output channel 3.
  1559. * @note Macro IS_TIM_CC3_INSTANCE(TIMx) can be used to check whether or not
  1560. * output channel 3 is supported by a timer instance.
  1561. * @rmtoll CCR3 CCR3 LL_TIM_OC_GetCompareCH3
  1562. * @param TIMx Timer instance
  1563. * @retval CompareValue (between Min_Data=0 and Max_Data=65535)
  1564. */
  1565. __STATIC_INLINE uint32_t LL_TIM_OC_GetCompareCH3(const TIM_TypeDef *TIMx)
  1566. {
  1567. return (uint32_t)(READ_REG(TIMx->CCR3));
  1568. }
  1569. /**
  1570. * @brief Get compare value (TIMx_CCR4) set for output channel 4.
  1571. * @note Macro IS_TIM_CC4_INSTANCE(TIMx) can be used to check whether or not
  1572. * output channel 4 is supported by a timer instance.
  1573. * @rmtoll CCR4 CCR4 LL_TIM_OC_GetCompareCH4
  1574. * @param TIMx Timer instance
  1575. * @retval CompareValue (between Min_Data=0 and Max_Data=65535)
  1576. */
  1577. __STATIC_INLINE uint32_t LL_TIM_OC_GetCompareCH4(const TIM_TypeDef *TIMx)
  1578. {
  1579. return (uint32_t)(READ_REG(TIMx->CCR4));
  1580. }
  1581. /**
  1582. * @}
  1583. */
  1584. /** @defgroup TIM_LL_EF_Input_Channel Input channel configuration
  1585. * @{
  1586. */
  1587. /**
  1588. * @brief Configure input channel.
  1589. * @rmtoll CCMR1 CC1S LL_TIM_IC_Config\n
  1590. * CCMR1 IC1PSC LL_TIM_IC_Config\n
  1591. * CCMR1 IC1F LL_TIM_IC_Config\n
  1592. * CCMR1 CC2S LL_TIM_IC_Config\n
  1593. * CCMR1 IC2PSC LL_TIM_IC_Config\n
  1594. * CCMR1 IC2F LL_TIM_IC_Config\n
  1595. * CCMR2 CC3S LL_TIM_IC_Config\n
  1596. * CCMR2 IC3PSC LL_TIM_IC_Config\n
  1597. * CCMR2 IC3F LL_TIM_IC_Config\n
  1598. * CCMR2 CC4S LL_TIM_IC_Config\n
  1599. * CCMR2 IC4PSC LL_TIM_IC_Config\n
  1600. * CCMR2 IC4F LL_TIM_IC_Config\n
  1601. * CCER CC1P LL_TIM_IC_Config\n
  1602. * CCER CC1NP LL_TIM_IC_Config\n
  1603. * CCER CC2P LL_TIM_IC_Config\n
  1604. * CCER CC2NP LL_TIM_IC_Config\n
  1605. * CCER CC3P LL_TIM_IC_Config\n
  1606. * CCER CC3NP LL_TIM_IC_Config\n
  1607. * CCER CC4P LL_TIM_IC_Config\n
  1608. * CCER CC4NP LL_TIM_IC_Config
  1609. * @param TIMx Timer instance
  1610. * @param Channel This parameter can be one of the following values:
  1611. * @arg @ref LL_TIM_CHANNEL_CH1
  1612. * @arg @ref LL_TIM_CHANNEL_CH2
  1613. * @arg @ref LL_TIM_CHANNEL_CH3
  1614. * @arg @ref LL_TIM_CHANNEL_CH4
  1615. * @param Configuration This parameter must be a combination of all the following values:
  1616. * @arg @ref LL_TIM_ACTIVEINPUT_DIRECTTI or @ref LL_TIM_ACTIVEINPUT_INDIRECTTI or @ref LL_TIM_ACTIVEINPUT_TRC
  1617. * @arg @ref LL_TIM_ICPSC_DIV1 or ... or @ref LL_TIM_ICPSC_DIV8
  1618. * @arg @ref LL_TIM_IC_FILTER_FDIV1 or ... or @ref LL_TIM_IC_FILTER_FDIV32_N8
  1619. * @arg @ref LL_TIM_IC_POLARITY_RISING or @ref LL_TIM_IC_POLARITY_FALLING or @ref LL_TIM_IC_POLARITY_BOTHEDGE
  1620. * @retval None
  1621. */
  1622. __STATIC_INLINE void LL_TIM_IC_Config(TIM_TypeDef *TIMx, uint32_t Channel, uint32_t Configuration)
  1623. {
  1624. uint8_t iChannel = TIM_GET_CHANNEL_INDEX(Channel);
  1625. __IO uint32_t *pReg = (__IO uint32_t *)((uint32_t)((uint32_t)(&TIMx->CCMR1) + OFFSET_TAB_CCMRx[iChannel]));
  1626. MODIFY_REG(*pReg, ((TIM_CCMR1_IC1F | TIM_CCMR1_IC1PSC | TIM_CCMR1_CC1S) << SHIFT_TAB_ICxx[iChannel]),
  1627. ((Configuration >> 16U) & (TIM_CCMR1_IC1F | TIM_CCMR1_IC1PSC | TIM_CCMR1_CC1S)) \
  1628. << SHIFT_TAB_ICxx[iChannel]);
  1629. MODIFY_REG(TIMx->CCER, ((TIM_CCER_CC1NP | TIM_CCER_CC1P) << SHIFT_TAB_CCxP[iChannel]),
  1630. (Configuration & (TIM_CCER_CC1NP | TIM_CCER_CC1P)) << SHIFT_TAB_CCxP[iChannel]);
  1631. }
  1632. /**
  1633. * @brief Set the active input.
  1634. * @rmtoll CCMR1 CC1S LL_TIM_IC_SetActiveInput\n
  1635. * CCMR1 CC2S LL_TIM_IC_SetActiveInput\n
  1636. * CCMR2 CC3S LL_TIM_IC_SetActiveInput\n
  1637. * CCMR2 CC4S LL_TIM_IC_SetActiveInput
  1638. * @param TIMx Timer instance
  1639. * @param Channel This parameter can be one of the following values:
  1640. * @arg @ref LL_TIM_CHANNEL_CH1
  1641. * @arg @ref LL_TIM_CHANNEL_CH2
  1642. * @arg @ref LL_TIM_CHANNEL_CH3
  1643. * @arg @ref LL_TIM_CHANNEL_CH4
  1644. * @param ICActiveInput This parameter can be one of the following values:
  1645. * @arg @ref LL_TIM_ACTIVEINPUT_DIRECTTI
  1646. * @arg @ref LL_TIM_ACTIVEINPUT_INDIRECTTI
  1647. * @arg @ref LL_TIM_ACTIVEINPUT_TRC
  1648. * @retval None
  1649. */
  1650. __STATIC_INLINE void LL_TIM_IC_SetActiveInput(TIM_TypeDef *TIMx, uint32_t Channel, uint32_t ICActiveInput)
  1651. {
  1652. uint8_t iChannel = TIM_GET_CHANNEL_INDEX(Channel);
  1653. __IO uint32_t *pReg = (__IO uint32_t *)((uint32_t)((uint32_t)(&TIMx->CCMR1) + OFFSET_TAB_CCMRx[iChannel]));
  1654. MODIFY_REG(*pReg, ((TIM_CCMR1_CC1S) << SHIFT_TAB_ICxx[iChannel]), (ICActiveInput >> 16U) << SHIFT_TAB_ICxx[iChannel]);
  1655. }
  1656. /**
  1657. * @brief Get the current active input.
  1658. * @rmtoll CCMR1 CC1S LL_TIM_IC_GetActiveInput\n
  1659. * CCMR1 CC2S LL_TIM_IC_GetActiveInput\n
  1660. * CCMR2 CC3S LL_TIM_IC_GetActiveInput\n
  1661. * CCMR2 CC4S LL_TIM_IC_GetActiveInput
  1662. * @param TIMx Timer instance
  1663. * @param Channel This parameter can be one of the following values:
  1664. * @arg @ref LL_TIM_CHANNEL_CH1
  1665. * @arg @ref LL_TIM_CHANNEL_CH2
  1666. * @arg @ref LL_TIM_CHANNEL_CH3
  1667. * @arg @ref LL_TIM_CHANNEL_CH4
  1668. * @retval Returned value can be one of the following values:
  1669. * @arg @ref LL_TIM_ACTIVEINPUT_DIRECTTI
  1670. * @arg @ref LL_TIM_ACTIVEINPUT_INDIRECTTI
  1671. * @arg @ref LL_TIM_ACTIVEINPUT_TRC
  1672. */
  1673. __STATIC_INLINE uint32_t LL_TIM_IC_GetActiveInput(const TIM_TypeDef *TIMx, uint32_t Channel)
  1674. {
  1675. uint8_t iChannel = TIM_GET_CHANNEL_INDEX(Channel);
  1676. const __IO uint32_t *pReg = (__IO uint32_t *)((uint32_t)((uint32_t)(&TIMx->CCMR1) + OFFSET_TAB_CCMRx[iChannel]));
  1677. return ((READ_BIT(*pReg, ((TIM_CCMR1_CC1S) << SHIFT_TAB_ICxx[iChannel])) >> SHIFT_TAB_ICxx[iChannel]) << 16U);
  1678. }
  1679. /**
  1680. * @brief Set the prescaler of input channel.
  1681. * @rmtoll CCMR1 IC1PSC LL_TIM_IC_SetPrescaler\n
  1682. * CCMR1 IC2PSC LL_TIM_IC_SetPrescaler\n
  1683. * CCMR2 IC3PSC LL_TIM_IC_SetPrescaler\n
  1684. * CCMR2 IC4PSC LL_TIM_IC_SetPrescaler
  1685. * @param TIMx Timer instance
  1686. * @param Channel This parameter can be one of the following values:
  1687. * @arg @ref LL_TIM_CHANNEL_CH1
  1688. * @arg @ref LL_TIM_CHANNEL_CH2
  1689. * @arg @ref LL_TIM_CHANNEL_CH3
  1690. * @arg @ref LL_TIM_CHANNEL_CH4
  1691. * @param ICPrescaler This parameter can be one of the following values:
  1692. * @arg @ref LL_TIM_ICPSC_DIV1
  1693. * @arg @ref LL_TIM_ICPSC_DIV2
  1694. * @arg @ref LL_TIM_ICPSC_DIV4
  1695. * @arg @ref LL_TIM_ICPSC_DIV8
  1696. * @retval None
  1697. */
  1698. __STATIC_INLINE void LL_TIM_IC_SetPrescaler(TIM_TypeDef *TIMx, uint32_t Channel, uint32_t ICPrescaler)
  1699. {
  1700. uint8_t iChannel = TIM_GET_CHANNEL_INDEX(Channel);
  1701. __IO uint32_t *pReg = (__IO uint32_t *)((uint32_t)((uint32_t)(&TIMx->CCMR1) + OFFSET_TAB_CCMRx[iChannel]));
  1702. MODIFY_REG(*pReg, ((TIM_CCMR1_IC1PSC) << SHIFT_TAB_ICxx[iChannel]), (ICPrescaler >> 16U) << SHIFT_TAB_ICxx[iChannel]);
  1703. }
  1704. /**
  1705. * @brief Get the current prescaler value acting on an input channel.
  1706. * @rmtoll CCMR1 IC1PSC LL_TIM_IC_GetPrescaler\n
  1707. * CCMR1 IC2PSC LL_TIM_IC_GetPrescaler\n
  1708. * CCMR2 IC3PSC LL_TIM_IC_GetPrescaler\n
  1709. * CCMR2 IC4PSC LL_TIM_IC_GetPrescaler
  1710. * @param TIMx Timer instance
  1711. * @param Channel This parameter can be one of the following values:
  1712. * @arg @ref LL_TIM_CHANNEL_CH1
  1713. * @arg @ref LL_TIM_CHANNEL_CH2
  1714. * @arg @ref LL_TIM_CHANNEL_CH3
  1715. * @arg @ref LL_TIM_CHANNEL_CH4
  1716. * @retval Returned value can be one of the following values:
  1717. * @arg @ref LL_TIM_ICPSC_DIV1
  1718. * @arg @ref LL_TIM_ICPSC_DIV2
  1719. * @arg @ref LL_TIM_ICPSC_DIV4
  1720. * @arg @ref LL_TIM_ICPSC_DIV8
  1721. */
  1722. __STATIC_INLINE uint32_t LL_TIM_IC_GetPrescaler(const TIM_TypeDef *TIMx, uint32_t Channel)
  1723. {
  1724. uint8_t iChannel = TIM_GET_CHANNEL_INDEX(Channel);
  1725. const __IO uint32_t *pReg = (__IO uint32_t *)((uint32_t)((uint32_t)(&TIMx->CCMR1) + OFFSET_TAB_CCMRx[iChannel]));
  1726. return ((READ_BIT(*pReg, ((TIM_CCMR1_IC1PSC) << SHIFT_TAB_ICxx[iChannel])) >> SHIFT_TAB_ICxx[iChannel]) << 16U);
  1727. }
  1728. /**
  1729. * @brief Set the input filter duration.
  1730. * @rmtoll CCMR1 IC1F LL_TIM_IC_SetFilter\n
  1731. * CCMR1 IC2F LL_TIM_IC_SetFilter\n
  1732. * CCMR2 IC3F LL_TIM_IC_SetFilter\n
  1733. * CCMR2 IC4F LL_TIM_IC_SetFilter
  1734. * @param TIMx Timer instance
  1735. * @param Channel This parameter can be one of the following values:
  1736. * @arg @ref LL_TIM_CHANNEL_CH1
  1737. * @arg @ref LL_TIM_CHANNEL_CH2
  1738. * @arg @ref LL_TIM_CHANNEL_CH3
  1739. * @arg @ref LL_TIM_CHANNEL_CH4
  1740. * @param ICFilter This parameter can be one of the following values:
  1741. * @arg @ref LL_TIM_IC_FILTER_FDIV1
  1742. * @arg @ref LL_TIM_IC_FILTER_FDIV1_N2
  1743. * @arg @ref LL_TIM_IC_FILTER_FDIV1_N4
  1744. * @arg @ref LL_TIM_IC_FILTER_FDIV1_N8
  1745. * @arg @ref LL_TIM_IC_FILTER_FDIV2_N6
  1746. * @arg @ref LL_TIM_IC_FILTER_FDIV2_N8
  1747. * @arg @ref LL_TIM_IC_FILTER_FDIV4_N6
  1748. * @arg @ref LL_TIM_IC_FILTER_FDIV4_N8
  1749. * @arg @ref LL_TIM_IC_FILTER_FDIV8_N6
  1750. * @arg @ref LL_TIM_IC_FILTER_FDIV8_N8
  1751. * @arg @ref LL_TIM_IC_FILTER_FDIV16_N5
  1752. * @arg @ref LL_TIM_IC_FILTER_FDIV16_N6
  1753. * @arg @ref LL_TIM_IC_FILTER_FDIV16_N8
  1754. * @arg @ref LL_TIM_IC_FILTER_FDIV32_N5
  1755. * @arg @ref LL_TIM_IC_FILTER_FDIV32_N6
  1756. * @arg @ref LL_TIM_IC_FILTER_FDIV32_N8
  1757. * @retval None
  1758. */
  1759. __STATIC_INLINE void LL_TIM_IC_SetFilter(TIM_TypeDef *TIMx, uint32_t Channel, uint32_t ICFilter)
  1760. {
  1761. uint8_t iChannel = TIM_GET_CHANNEL_INDEX(Channel);
  1762. __IO uint32_t *pReg = (__IO uint32_t *)((uint32_t)((uint32_t)(&TIMx->CCMR1) + OFFSET_TAB_CCMRx[iChannel]));
  1763. MODIFY_REG(*pReg, ((TIM_CCMR1_IC1F) << SHIFT_TAB_ICxx[iChannel]), (ICFilter >> 16U) << SHIFT_TAB_ICxx[iChannel]);
  1764. }
  1765. /**
  1766. * @brief Get the input filter duration.
  1767. * @rmtoll CCMR1 IC1F LL_TIM_IC_GetFilter\n
  1768. * CCMR1 IC2F LL_TIM_IC_GetFilter\n
  1769. * CCMR2 IC3F LL_TIM_IC_GetFilter\n
  1770. * CCMR2 IC4F LL_TIM_IC_GetFilter
  1771. * @param TIMx Timer instance
  1772. * @param Channel This parameter can be one of the following values:
  1773. * @arg @ref LL_TIM_CHANNEL_CH1
  1774. * @arg @ref LL_TIM_CHANNEL_CH2
  1775. * @arg @ref LL_TIM_CHANNEL_CH3
  1776. * @arg @ref LL_TIM_CHANNEL_CH4
  1777. * @retval Returned value can be one of the following values:
  1778. * @arg @ref LL_TIM_IC_FILTER_FDIV1
  1779. * @arg @ref LL_TIM_IC_FILTER_FDIV1_N2
  1780. * @arg @ref LL_TIM_IC_FILTER_FDIV1_N4
  1781. * @arg @ref LL_TIM_IC_FILTER_FDIV1_N8
  1782. * @arg @ref LL_TIM_IC_FILTER_FDIV2_N6
  1783. * @arg @ref LL_TIM_IC_FILTER_FDIV2_N8
  1784. * @arg @ref LL_TIM_IC_FILTER_FDIV4_N6
  1785. * @arg @ref LL_TIM_IC_FILTER_FDIV4_N8
  1786. * @arg @ref LL_TIM_IC_FILTER_FDIV8_N6
  1787. * @arg @ref LL_TIM_IC_FILTER_FDIV8_N8
  1788. * @arg @ref LL_TIM_IC_FILTER_FDIV16_N5
  1789. * @arg @ref LL_TIM_IC_FILTER_FDIV16_N6
  1790. * @arg @ref LL_TIM_IC_FILTER_FDIV16_N8
  1791. * @arg @ref LL_TIM_IC_FILTER_FDIV32_N5
  1792. * @arg @ref LL_TIM_IC_FILTER_FDIV32_N6
  1793. * @arg @ref LL_TIM_IC_FILTER_FDIV32_N8
  1794. */
  1795. __STATIC_INLINE uint32_t LL_TIM_IC_GetFilter(const TIM_TypeDef *TIMx, uint32_t Channel)
  1796. {
  1797. uint8_t iChannel = TIM_GET_CHANNEL_INDEX(Channel);
  1798. const __IO uint32_t *pReg = (__IO uint32_t *)((uint32_t)((uint32_t)(&TIMx->CCMR1) + OFFSET_TAB_CCMRx[iChannel]));
  1799. return ((READ_BIT(*pReg, ((TIM_CCMR1_IC1F) << SHIFT_TAB_ICxx[iChannel])) >> SHIFT_TAB_ICxx[iChannel]) << 16U);
  1800. }
  1801. /**
  1802. * @brief Set the input channel polarity.
  1803. * @rmtoll CCER CC1P LL_TIM_IC_SetPolarity\n
  1804. * CCER CC1NP LL_TIM_IC_SetPolarity\n
  1805. * CCER CC2P LL_TIM_IC_SetPolarity\n
  1806. * CCER CC2NP LL_TIM_IC_SetPolarity\n
  1807. * CCER CC3P LL_TIM_IC_SetPolarity\n
  1808. * CCER CC3NP LL_TIM_IC_SetPolarity\n
  1809. * CCER CC4P LL_TIM_IC_SetPolarity\n
  1810. * CCER CC4NP LL_TIM_IC_SetPolarity
  1811. * @param TIMx Timer instance
  1812. * @param Channel This parameter can be one of the following values:
  1813. * @arg @ref LL_TIM_CHANNEL_CH1
  1814. * @arg @ref LL_TIM_CHANNEL_CH2
  1815. * @arg @ref LL_TIM_CHANNEL_CH3
  1816. * @arg @ref LL_TIM_CHANNEL_CH4
  1817. * @param ICPolarity This parameter can be one of the following values:
  1818. * @arg @ref LL_TIM_IC_POLARITY_RISING
  1819. * @arg @ref LL_TIM_IC_POLARITY_FALLING
  1820. * @arg @ref LL_TIM_IC_POLARITY_BOTHEDGE
  1821. * @retval None
  1822. */
  1823. __STATIC_INLINE void LL_TIM_IC_SetPolarity(TIM_TypeDef *TIMx, uint32_t Channel, uint32_t ICPolarity)
  1824. {
  1825. uint8_t iChannel = TIM_GET_CHANNEL_INDEX(Channel);
  1826. MODIFY_REG(TIMx->CCER, ((TIM_CCER_CC1NP | TIM_CCER_CC1P) << SHIFT_TAB_CCxP[iChannel]),
  1827. ICPolarity << SHIFT_TAB_CCxP[iChannel]);
  1828. }
  1829. /**
  1830. * @brief Get the current input channel polarity.
  1831. * @rmtoll CCER CC1P LL_TIM_IC_GetPolarity\n
  1832. * CCER CC1NP LL_TIM_IC_GetPolarity\n
  1833. * CCER CC2P LL_TIM_IC_GetPolarity\n
  1834. * CCER CC2NP LL_TIM_IC_GetPolarity\n
  1835. * CCER CC3P LL_TIM_IC_GetPolarity\n
  1836. * CCER CC3NP LL_TIM_IC_GetPolarity\n
  1837. * CCER CC4P LL_TIM_IC_GetPolarity\n
  1838. * CCER CC4NP LL_TIM_IC_GetPolarity
  1839. * @param TIMx Timer instance
  1840. * @param Channel This parameter can be one of the following values:
  1841. * @arg @ref LL_TIM_CHANNEL_CH1
  1842. * @arg @ref LL_TIM_CHANNEL_CH2
  1843. * @arg @ref LL_TIM_CHANNEL_CH3
  1844. * @arg @ref LL_TIM_CHANNEL_CH4
  1845. * @retval Returned value can be one of the following values:
  1846. * @arg @ref LL_TIM_IC_POLARITY_RISING
  1847. * @arg @ref LL_TIM_IC_POLARITY_FALLING
  1848. * @arg @ref LL_TIM_IC_POLARITY_BOTHEDGE
  1849. */
  1850. __STATIC_INLINE uint32_t LL_TIM_IC_GetPolarity(const TIM_TypeDef *TIMx, uint32_t Channel)
  1851. {
  1852. uint8_t iChannel = TIM_GET_CHANNEL_INDEX(Channel);
  1853. return (READ_BIT(TIMx->CCER, ((TIM_CCER_CC1NP | TIM_CCER_CC1P) << SHIFT_TAB_CCxP[iChannel])) >>
  1854. SHIFT_TAB_CCxP[iChannel]);
  1855. }
  1856. /**
  1857. * @brief Connect the TIMx_CH1, CH2 and CH3 pins to the TI1 input (XOR combination).
  1858. * @note Macro IS_TIM_XOR_INSTANCE(TIMx) can be used to check whether or not
  1859. * a timer instance provides an XOR input.
  1860. * @rmtoll CR2 TI1S LL_TIM_IC_EnableXORCombination
  1861. * @param TIMx Timer instance
  1862. * @retval None
  1863. */
  1864. __STATIC_INLINE void LL_TIM_IC_EnableXORCombination(TIM_TypeDef *TIMx)
  1865. {
  1866. SET_BIT(TIMx->CR2, TIM_CR2_TI1S);
  1867. }
  1868. /**
  1869. * @brief Disconnect the TIMx_CH1, CH2 and CH3 pins from the TI1 input.
  1870. * @note Macro IS_TIM_XOR_INSTANCE(TIMx) can be used to check whether or not
  1871. * a timer instance provides an XOR input.
  1872. * @rmtoll CR2 TI1S LL_TIM_IC_DisableXORCombination
  1873. * @param TIMx Timer instance
  1874. * @retval None
  1875. */
  1876. __STATIC_INLINE void LL_TIM_IC_DisableXORCombination(TIM_TypeDef *TIMx)
  1877. {
  1878. CLEAR_BIT(TIMx->CR2, TIM_CR2_TI1S);
  1879. }
  1880. /**
  1881. * @brief Indicates whether the TIMx_CH1, CH2 and CH3 pins are connectected to the TI1 input.
  1882. * @note Macro IS_TIM_XOR_INSTANCE(TIMx) can be used to check whether or not
  1883. * a timer instance provides an XOR input.
  1884. * @rmtoll CR2 TI1S LL_TIM_IC_IsEnabledXORCombination
  1885. * @param TIMx Timer instance
  1886. * @retval State of bit (1 or 0).
  1887. */
  1888. __STATIC_INLINE uint32_t LL_TIM_IC_IsEnabledXORCombination(const TIM_TypeDef *TIMx)
  1889. {
  1890. return ((READ_BIT(TIMx->CR2, TIM_CR2_TI1S) == (TIM_CR2_TI1S)) ? 1UL : 0UL);
  1891. }
  1892. /**
  1893. * @brief Get captured value for input channel 1.
  1894. * @note Macro IS_TIM_CC1_INSTANCE(TIMx) can be used to check whether or not
  1895. * input channel 1 is supported by a timer instance.
  1896. * @rmtoll CCR1 CCR1 LL_TIM_IC_GetCaptureCH1
  1897. * @param TIMx Timer instance
  1898. * @retval CapturedValue (between Min_Data=0 and Max_Data=65535)
  1899. */
  1900. __STATIC_INLINE uint32_t LL_TIM_IC_GetCaptureCH1(const TIM_TypeDef *TIMx)
  1901. {
  1902. return (uint32_t)(READ_REG(TIMx->CCR1));
  1903. }
  1904. /**
  1905. * @brief Get captured value for input channel 2.
  1906. * @note Macro IS_TIM_CC2_INSTANCE(TIMx) can be used to check whether or not
  1907. * input channel 2 is supported by a timer instance.
  1908. * @rmtoll CCR2 CCR2 LL_TIM_IC_GetCaptureCH2
  1909. * @param TIMx Timer instance
  1910. * @retval CapturedValue (between Min_Data=0 and Max_Data=65535)
  1911. */
  1912. __STATIC_INLINE uint32_t LL_TIM_IC_GetCaptureCH2(const TIM_TypeDef *TIMx)
  1913. {
  1914. return (uint32_t)(READ_REG(TIMx->CCR2));
  1915. }
  1916. /**
  1917. * @brief Get captured value for input channel 3.
  1918. * @note Macro IS_TIM_CC3_INSTANCE(TIMx) can be used to check whether or not
  1919. * input channel 3 is supported by a timer instance.
  1920. * @rmtoll CCR3 CCR3 LL_TIM_IC_GetCaptureCH3
  1921. * @param TIMx Timer instance
  1922. * @retval CapturedValue (between Min_Data=0 and Max_Data=65535)
  1923. */
  1924. __STATIC_INLINE uint32_t LL_TIM_IC_GetCaptureCH3(const TIM_TypeDef *TIMx)
  1925. {
  1926. return (uint32_t)(READ_REG(TIMx->CCR3));
  1927. }
  1928. /**
  1929. * @brief Get captured value for input channel 4.
  1930. * @note Macro IS_TIM_CC4_INSTANCE(TIMx) can be used to check whether or not
  1931. * input channel 4 is supported by a timer instance.
  1932. * @rmtoll CCR4 CCR4 LL_TIM_IC_GetCaptureCH4
  1933. * @param TIMx Timer instance
  1934. * @retval CapturedValue (between Min_Data=0 and Max_Data=65535)
  1935. */
  1936. __STATIC_INLINE uint32_t LL_TIM_IC_GetCaptureCH4(const TIM_TypeDef *TIMx)
  1937. {
  1938. return (uint32_t)(READ_REG(TIMx->CCR4));
  1939. }
  1940. /**
  1941. * @}
  1942. */
  1943. /** @defgroup TIM_LL_EF_Clock_Selection Counter clock selection
  1944. * @{
  1945. */
  1946. /**
  1947. * @brief Enable external clock mode 2.
  1948. * @note When external clock mode 2 is enabled the counter is clocked by any active edge on the ETRF signal.
  1949. * @note Macro IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(TIMx) can be used to check
  1950. * whether or not a timer instance supports external clock mode2.
  1951. * @rmtoll SMCR ECE LL_TIM_EnableExternalClock
  1952. * @param TIMx Timer instance
  1953. * @retval None
  1954. */
  1955. __STATIC_INLINE void LL_TIM_EnableExternalClock(TIM_TypeDef *TIMx)
  1956. {
  1957. SET_BIT(TIMx->SMCR, TIM_SMCR_ECE);
  1958. }
  1959. /**
  1960. * @brief Disable external clock mode 2.
  1961. * @note Macro IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(TIMx) can be used to check
  1962. * whether or not a timer instance supports external clock mode2.
  1963. * @rmtoll SMCR ECE LL_TIM_DisableExternalClock
  1964. * @param TIMx Timer instance
  1965. * @retval None
  1966. */
  1967. __STATIC_INLINE void LL_TIM_DisableExternalClock(TIM_TypeDef *TIMx)
  1968. {
  1969. CLEAR_BIT(TIMx->SMCR, TIM_SMCR_ECE);
  1970. }
  1971. /**
  1972. * @brief Indicate whether external clock mode 2 is enabled.
  1973. * @note Macro IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(TIMx) can be used to check
  1974. * whether or not a timer instance supports external clock mode2.
  1975. * @rmtoll SMCR ECE LL_TIM_IsEnabledExternalClock
  1976. * @param TIMx Timer instance
  1977. * @retval State of bit (1 or 0).
  1978. */
  1979. __STATIC_INLINE uint32_t LL_TIM_IsEnabledExternalClock(const TIM_TypeDef *TIMx)
  1980. {
  1981. return ((READ_BIT(TIMx->SMCR, TIM_SMCR_ECE) == (TIM_SMCR_ECE)) ? 1UL : 0UL);
  1982. }
  1983. /**
  1984. * @brief Set the clock source of the counter clock.
  1985. * @note when selected clock source is external clock mode 1, the timer input
  1986. * the external clock is applied is selected by calling the @ref LL_TIM_SetTriggerInput()
  1987. * function. This timer input must be configured by calling
  1988. * the @ref LL_TIM_IC_Config() function.
  1989. * @note Macro IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(TIMx) can be used to check
  1990. * whether or not a timer instance supports external clock mode1.
  1991. * @note Macro IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(TIMx) can be used to check
  1992. * whether or not a timer instance supports external clock mode2.
  1993. * @rmtoll SMCR SMS LL_TIM_SetClockSource\n
  1994. * SMCR ECE LL_TIM_SetClockSource
  1995. * @param TIMx Timer instance
  1996. * @param ClockSource This parameter can be one of the following values:
  1997. * @arg @ref LL_TIM_CLOCKSOURCE_INTERNAL
  1998. * @arg @ref LL_TIM_CLOCKSOURCE_EXT_MODE1
  1999. * @arg @ref LL_TIM_CLOCKSOURCE_EXT_MODE2
  2000. * @retval None
  2001. */
  2002. __STATIC_INLINE void LL_TIM_SetClockSource(TIM_TypeDef *TIMx, uint32_t ClockSource)
  2003. {
  2004. MODIFY_REG(TIMx->SMCR, TIM_SMCR_SMS | TIM_SMCR_ECE, ClockSource);
  2005. }
  2006. /**
  2007. * @brief Set the encoder interface mode.
  2008. * @note Macro IS_TIM_ENCODER_INTERFACE_INSTANCE(TIMx) can be used to check
  2009. * whether or not a timer instance supports the encoder mode.
  2010. * @rmtoll SMCR SMS LL_TIM_SetEncoderMode
  2011. * @param TIMx Timer instance
  2012. * @param EncoderMode This parameter can be one of the following values:
  2013. * @arg @ref LL_TIM_ENCODERMODE_X2_TI1
  2014. * @arg @ref LL_TIM_ENCODERMODE_X2_TI2
  2015. * @arg @ref LL_TIM_ENCODERMODE_X4_TI12
  2016. * @retval None
  2017. */
  2018. __STATIC_INLINE void LL_TIM_SetEncoderMode(TIM_TypeDef *TIMx, uint32_t EncoderMode)
  2019. {
  2020. MODIFY_REG(TIMx->SMCR, TIM_SMCR_SMS, EncoderMode);
  2021. }
  2022. /**
  2023. * @}
  2024. */
  2025. /** @defgroup TIM_LL_EF_Timer_Synchronization Timer synchronisation configuration
  2026. * @{
  2027. */
  2028. /**
  2029. * @brief Set the trigger output (TRGO) used for timer synchronization .
  2030. * @note Macro IS_TIM_MASTER_INSTANCE(TIMx) can be used to check
  2031. * whether or not a timer instance can operate as a master timer.
  2032. * @rmtoll CR2 MMS LL_TIM_SetTriggerOutput
  2033. * @param TIMx Timer instance
  2034. * @param TimerSynchronization This parameter can be one of the following values:
  2035. * @arg @ref LL_TIM_TRGO_RESET
  2036. * @arg @ref LL_TIM_TRGO_ENABLE
  2037. * @arg @ref LL_TIM_TRGO_UPDATE
  2038. * @arg @ref LL_TIM_TRGO_CC1IF
  2039. * @arg @ref LL_TIM_TRGO_OC1REF
  2040. * @arg @ref LL_TIM_TRGO_OC2REF
  2041. * @arg @ref LL_TIM_TRGO_OC3REF
  2042. * @arg @ref LL_TIM_TRGO_OC4REF
  2043. * @retval None
  2044. */
  2045. __STATIC_INLINE void LL_TIM_SetTriggerOutput(TIM_TypeDef *TIMx, uint32_t TimerSynchronization)
  2046. {
  2047. MODIFY_REG(TIMx->CR2, TIM_CR2_MMS, TimerSynchronization);
  2048. }
  2049. /**
  2050. * @brief Set the synchronization mode of a slave timer.
  2051. * @note Macro IS_TIM_SLAVE_INSTANCE(TIMx) can be used to check whether or not
  2052. * a timer instance can operate as a slave timer.
  2053. * @rmtoll SMCR SMS LL_TIM_SetSlaveMode
  2054. * @param TIMx Timer instance
  2055. * @param SlaveMode This parameter can be one of the following values:
  2056. * @arg @ref LL_TIM_SLAVEMODE_DISABLED
  2057. * @arg @ref LL_TIM_SLAVEMODE_RESET
  2058. * @arg @ref LL_TIM_SLAVEMODE_GATED
  2059. * @arg @ref LL_TIM_SLAVEMODE_TRIGGER
  2060. * @retval None
  2061. */
  2062. __STATIC_INLINE void LL_TIM_SetSlaveMode(TIM_TypeDef *TIMx, uint32_t SlaveMode)
  2063. {
  2064. MODIFY_REG(TIMx->SMCR, TIM_SMCR_SMS, SlaveMode);
  2065. }
  2066. /**
  2067. * @brief Set the selects the trigger input to be used to synchronize the counter.
  2068. * @note Macro IS_TIM_SLAVE_INSTANCE(TIMx) can be used to check whether or not
  2069. * a timer instance can operate as a slave timer.
  2070. * @rmtoll SMCR TS LL_TIM_SetTriggerInput
  2071. * @param TIMx Timer instance
  2072. * @param TriggerInput This parameter can be one of the following values:
  2073. * @arg @ref LL_TIM_TS_ITR0
  2074. * @arg @ref LL_TIM_TS_ITR1
  2075. * @arg @ref LL_TIM_TS_ITR2
  2076. * @arg @ref LL_TIM_TS_ITR3
  2077. * @arg @ref LL_TIM_TS_TI1F_ED
  2078. * @arg @ref LL_TIM_TS_TI1FP1
  2079. * @arg @ref LL_TIM_TS_TI2FP2
  2080. * @arg @ref LL_TIM_TS_ETRF
  2081. * @retval None
  2082. */
  2083. __STATIC_INLINE void LL_TIM_SetTriggerInput(TIM_TypeDef *TIMx, uint32_t TriggerInput)
  2084. {
  2085. MODIFY_REG(TIMx->SMCR, TIM_SMCR_TS, TriggerInput);
  2086. }
  2087. /**
  2088. * @brief Enable the Master/Slave mode.
  2089. * @note Macro IS_TIM_SLAVE_INSTANCE(TIMx) can be used to check whether or not
  2090. * a timer instance can operate as a slave timer.
  2091. * @rmtoll SMCR MSM LL_TIM_EnableMasterSlaveMode
  2092. * @param TIMx Timer instance
  2093. * @retval None
  2094. */
  2095. __STATIC_INLINE void LL_TIM_EnableMasterSlaveMode(TIM_TypeDef *TIMx)
  2096. {
  2097. SET_BIT(TIMx->SMCR, TIM_SMCR_MSM);
  2098. }
  2099. /**
  2100. * @brief Disable the Master/Slave mode.
  2101. * @note Macro IS_TIM_SLAVE_INSTANCE(TIMx) can be used to check whether or not
  2102. * a timer instance can operate as a slave timer.
  2103. * @rmtoll SMCR MSM LL_TIM_DisableMasterSlaveMode
  2104. * @param TIMx Timer instance
  2105. * @retval None
  2106. */
  2107. __STATIC_INLINE void LL_TIM_DisableMasterSlaveMode(TIM_TypeDef *TIMx)
  2108. {
  2109. CLEAR_BIT(TIMx->SMCR, TIM_SMCR_MSM);
  2110. }
  2111. /**
  2112. * @brief Indicates whether the Master/Slave mode is enabled.
  2113. * @note Macro IS_TIM_SLAVE_INSTANCE(TIMx) can be used to check whether or not
  2114. * a timer instance can operate as a slave timer.
  2115. * @rmtoll SMCR MSM LL_TIM_IsEnabledMasterSlaveMode
  2116. * @param TIMx Timer instance
  2117. * @retval State of bit (1 or 0).
  2118. */
  2119. __STATIC_INLINE uint32_t LL_TIM_IsEnabledMasterSlaveMode(const TIM_TypeDef *TIMx)
  2120. {
  2121. return ((READ_BIT(TIMx->SMCR, TIM_SMCR_MSM) == (TIM_SMCR_MSM)) ? 1UL : 0UL);
  2122. }
  2123. /**
  2124. * @brief Configure the external trigger (ETR) input.
  2125. * @note Macro IS_TIM_ETR_INSTANCE(TIMx) can be used to check whether or not
  2126. * a timer instance provides an external trigger input.
  2127. * @rmtoll SMCR ETP LL_TIM_ConfigETR\n
  2128. * SMCR ETPS LL_TIM_ConfigETR\n
  2129. * SMCR ETF LL_TIM_ConfigETR
  2130. * @param TIMx Timer instance
  2131. * @param ETRPolarity This parameter can be one of the following values:
  2132. * @arg @ref LL_TIM_ETR_POLARITY_NONINVERTED
  2133. * @arg @ref LL_TIM_ETR_POLARITY_INVERTED
  2134. * @param ETRPrescaler This parameter can be one of the following values:
  2135. * @arg @ref LL_TIM_ETR_PRESCALER_DIV1
  2136. * @arg @ref LL_TIM_ETR_PRESCALER_DIV2
  2137. * @arg @ref LL_TIM_ETR_PRESCALER_DIV4
  2138. * @arg @ref LL_TIM_ETR_PRESCALER_DIV8
  2139. * @param ETRFilter This parameter can be one of the following values:
  2140. * @arg @ref LL_TIM_ETR_FILTER_FDIV1
  2141. * @arg @ref LL_TIM_ETR_FILTER_FDIV1_N2
  2142. * @arg @ref LL_TIM_ETR_FILTER_FDIV1_N4
  2143. * @arg @ref LL_TIM_ETR_FILTER_FDIV1_N8
  2144. * @arg @ref LL_TIM_ETR_FILTER_FDIV2_N6
  2145. * @arg @ref LL_TIM_ETR_FILTER_FDIV2_N8
  2146. * @arg @ref LL_TIM_ETR_FILTER_FDIV4_N6
  2147. * @arg @ref LL_TIM_ETR_FILTER_FDIV4_N8
  2148. * @arg @ref LL_TIM_ETR_FILTER_FDIV8_N6
  2149. * @arg @ref LL_TIM_ETR_FILTER_FDIV8_N8
  2150. * @arg @ref LL_TIM_ETR_FILTER_FDIV16_N5
  2151. * @arg @ref LL_TIM_ETR_FILTER_FDIV16_N6
  2152. * @arg @ref LL_TIM_ETR_FILTER_FDIV16_N8
  2153. * @arg @ref LL_TIM_ETR_FILTER_FDIV32_N5
  2154. * @arg @ref LL_TIM_ETR_FILTER_FDIV32_N6
  2155. * @arg @ref LL_TIM_ETR_FILTER_FDIV32_N8
  2156. * @retval None
  2157. */
  2158. __STATIC_INLINE void LL_TIM_ConfigETR(TIM_TypeDef *TIMx, uint32_t ETRPolarity, uint32_t ETRPrescaler,
  2159. uint32_t ETRFilter)
  2160. {
  2161. MODIFY_REG(TIMx->SMCR, TIM_SMCR_ETP | TIM_SMCR_ETPS | TIM_SMCR_ETF, ETRPolarity | ETRPrescaler | ETRFilter);
  2162. }
  2163. /**
  2164. * @}
  2165. */
  2166. /** @defgroup TIM_LL_EF_DMA_Burst_Mode DMA burst mode configuration
  2167. * @{
  2168. */
  2169. /**
  2170. * @brief Configures the timer DMA burst feature.
  2171. * @note Macro IS_TIM_DMABURST_INSTANCE(TIMx) can be used to check whether or
  2172. * not a timer instance supports the DMA burst mode.
  2173. * @rmtoll DCR DBL LL_TIM_ConfigDMABurst\n
  2174. * DCR DBA LL_TIM_ConfigDMABurst
  2175. * @param TIMx Timer instance
  2176. * @param DMABurstBaseAddress This parameter can be one of the following values:
  2177. * @arg @ref LL_TIM_DMABURST_BASEADDR_CR1
  2178. * @arg @ref LL_TIM_DMABURST_BASEADDR_CR2
  2179. * @arg @ref LL_TIM_DMABURST_BASEADDR_SMCR
  2180. * @arg @ref LL_TIM_DMABURST_BASEADDR_DIER
  2181. * @arg @ref LL_TIM_DMABURST_BASEADDR_SR
  2182. * @arg @ref LL_TIM_DMABURST_BASEADDR_EGR
  2183. * @arg @ref LL_TIM_DMABURST_BASEADDR_CCMR1
  2184. * @arg @ref LL_TIM_DMABURST_BASEADDR_CCMR2
  2185. * @arg @ref LL_TIM_DMABURST_BASEADDR_CCER
  2186. * @arg @ref LL_TIM_DMABURST_BASEADDR_CNT
  2187. * @arg @ref LL_TIM_DMABURST_BASEADDR_PSC
  2188. * @arg @ref LL_TIM_DMABURST_BASEADDR_ARR
  2189. * @arg @ref LL_TIM_DMABURST_BASEADDR_CCR1
  2190. * @arg @ref LL_TIM_DMABURST_BASEADDR_CCR2
  2191. * @arg @ref LL_TIM_DMABURST_BASEADDR_CCR3
  2192. * @arg @ref LL_TIM_DMABURST_BASEADDR_CCR4
  2193. * @arg @ref LL_TIM_DMABURST_BASEADDR_OR
  2194. * @param DMABurstLength This parameter can be one of the following values:
  2195. * @arg @ref LL_TIM_DMABURST_LENGTH_1TRANSFER
  2196. * @arg @ref LL_TIM_DMABURST_LENGTH_2TRANSFERS
  2197. * @arg @ref LL_TIM_DMABURST_LENGTH_3TRANSFERS
  2198. * @arg @ref LL_TIM_DMABURST_LENGTH_4TRANSFERS
  2199. * @arg @ref LL_TIM_DMABURST_LENGTH_5TRANSFERS
  2200. * @arg @ref LL_TIM_DMABURST_LENGTH_6TRANSFERS
  2201. * @arg @ref LL_TIM_DMABURST_LENGTH_7TRANSFERS
  2202. * @arg @ref LL_TIM_DMABURST_LENGTH_8TRANSFERS
  2203. * @arg @ref LL_TIM_DMABURST_LENGTH_9TRANSFERS
  2204. * @arg @ref LL_TIM_DMABURST_LENGTH_10TRANSFERS
  2205. * @arg @ref LL_TIM_DMABURST_LENGTH_11TRANSFERS
  2206. * @arg @ref LL_TIM_DMABURST_LENGTH_12TRANSFERS
  2207. * @arg @ref LL_TIM_DMABURST_LENGTH_13TRANSFERS
  2208. * @arg @ref LL_TIM_DMABURST_LENGTH_14TRANSFERS
  2209. * @arg @ref LL_TIM_DMABURST_LENGTH_15TRANSFERS
  2210. * @arg @ref LL_TIM_DMABURST_LENGTH_16TRANSFERS
  2211. * @arg @ref LL_TIM_DMABURST_LENGTH_17TRANSFERS
  2212. * @arg @ref LL_TIM_DMABURST_LENGTH_18TRANSFERS
  2213. * @retval None
  2214. */
  2215. __STATIC_INLINE void LL_TIM_ConfigDMABurst(TIM_TypeDef *TIMx, uint32_t DMABurstBaseAddress, uint32_t DMABurstLength)
  2216. {
  2217. MODIFY_REG(TIMx->DCR, (TIM_DCR_DBL | TIM_DCR_DBA), (DMABurstBaseAddress | DMABurstLength));
  2218. }
  2219. /**
  2220. * @}
  2221. */
  2222. /** @defgroup TIM_LL_EF_Timer_Inputs_Remapping Timer input remapping
  2223. * @{
  2224. */
  2225. /**
  2226. * @brief Remap TIM inputs (input channel, internal/external triggers).
  2227. * @note Macro IS_TIM_REMAP_INSTANCE(TIMx) can be used to check whether or not
  2228. * a some timer inputs can be remapped.
  2229. * @rmtoll TIM2_OR ETR_RMP LL_TIM_SetRemap\n
  2230. * TIM2_OR TI4_RMP LL_TIM_SetRemap\n
  2231. * TIM21_OR ETR_RMP LL_TIM_SetRemap\n
  2232. * TIM21_OR TI1_RMP LL_TIM_SetRemap\n
  2233. * TIM21_OR TI2_RMP LL_TIM_SetRemap\n
  2234. * TIM22_OR ETR_RMP LL_TIM_SetRemap\n
  2235. * TIM22_OR TI1_RMP LL_TIM_SetRemap\n
  2236. * TIM3_OR ETR_RMP LL_TIM_SetRemap\n
  2237. * TIM3_OR TI1_RMP LL_TIM_SetRemap\n
  2238. * TIM3_OR TI2_RMP LL_TIM_SetRemap\n
  2239. * TIM3_OR TI4_RMP LL_TIM_SetRemap
  2240. * @param TIMx Timer instance
  2241. * @param Remap Remap params depends on the TIMx. Description available only
  2242. * in CHM version of the User Manual (not in .pdf).
  2243. * Otherwise see Reference Manual description of OR registers.
  2244. *
  2245. * Below description summarizes "Timer Instance" and "Remap" param combinations:
  2246. *
  2247. * TIM2: any combination of ETR_RMP, TI4_RMP where
  2248. *
  2249. * . . ETR_RMP can be one of the following values
  2250. * @arg @ref LL_TIM_TIM2_ETR_RMP_GPIO
  2251. * @arg @ref LL_TIM_TIM2_ETR_RMP_HSI (*)
  2252. * @arg @ref LL_TIM_TIM2_ETR_RMP_HSI48 (*)
  2253. * @arg @ref LL_TIM_TIM2_ETR_RMP_LSE
  2254. * @arg @ref LL_TIM_TIM2_ETR_RMP_COMP2
  2255. * @arg @ref LL_TIM_TIM2_ETR_RMP_COMP1
  2256. *
  2257. * . . TI4_RMP can be one of the following values
  2258. * @arg @ref LL_TIM_TIM2_TI4_RMP_GPIO
  2259. * @arg @ref LL_TIM_TIM2_TI4_RMP_COMP1
  2260. * @arg @ref LL_TIM_TIM2_TI4_RMP_COMP2
  2261. *
  2262. * TIM3: any combination of the following values (**)
  2263. *
  2264. * . . ETR_RMP can be one of the following values (**)
  2265. * @arg @ref LL_TIM_TIM3_ETR_RMP_GPIO
  2266. * @arg @ref LL_TIM_TIM3_ETR_RMP_HSI48DIV6
  2267. *
  2268. * . . TI_RMP_TI1 can be one of the following values (**)
  2269. * @arg @ref LL_TIM_TIM3_TI_RMP_TI1_USB_SOF
  2270. * @arg @ref LL_TIM_TIM3_TI_RMP_TI1_GPIO
  2271. *
  2272. * . . TI_RMP_TI2 can be one of the following values (**)
  2273. * @arg @ref LL_TIM_TIM3_TI_RMP_TI2_GPIO_DEF
  2274. * @arg @ref LL_TIM_TIM3_TI_RMP_TI2_GPIOB5_AF4
  2275. *
  2276. * . . TI_RMP_TI4 can be one of the following values (**)
  2277. * @arg @ref LL_TIM_TIM3_TI_RMP_TI4_GPIO_DEF
  2278. * @arg @ref LL_TIM_TIM3_TI_RMP_TI4_GPIOC9_AF2
  2279. *
  2280. * TIM21: any combination of ETR_RMP, TI1_RMP, TI2_RMP where
  2281. *
  2282. * . . ETR_RMP can be one of the following values
  2283. * @arg @ref LL_TIM_TIM21_ETR_RMP_GPIO
  2284. * @arg @ref LL_TIM_TIM21_ETR_RMP_COMP2
  2285. * @arg @ref LL_TIM_TIM21_ETR_RMP_COMP1
  2286. * @arg @ref LL_TIM_TIM21_ETR_RMP_LSE
  2287. *
  2288. * . . TI1_RMP can be one of the following values
  2289. * @arg @ref LL_TIM_TIM21_TI1_RMP_GPIO
  2290. * @arg @ref LL_TIM_TIM21_TI1_RMP_RTC_WK
  2291. * @arg @ref LL_TIM_TIM21_TI1_RMP_HSE_RTC
  2292. * @arg @ref LL_TIM_TIM21_TI1_RMP_MSI
  2293. * @arg @ref LL_TIM_TIM21_TI1_RMP_LSE
  2294. * @arg @ref LL_TIM_TIM21_TI1_RMP_LSI
  2295. * @arg @ref LL_TIM_TIM21_TI1_RMP_COMP1
  2296. * @arg @ref LL_TIM_TIM21_TI1_RMP_MCO
  2297. *
  2298. * . . TI2_RMP can be one of the following values
  2299. * @arg @ref LL_TIM_TIM21_TI2_RMP_GPIO
  2300. * @arg @ref LL_TIM_TIM21_TI2_RMP_COMP2
  2301. *
  2302. * TIM22: any combination of ETR_RMP, TI1_RMP where (**)
  2303. *
  2304. * . . ETR_RMP can be one of the following values (**)
  2305. * @arg @ref LL_TIM_TIM22_ETR_RMP_GPIO
  2306. * @arg @ref LL_TIM_TIM22_ETR_RMP_COMP2
  2307. * @arg @ref LL_TIM_TIM22_ETR_RMP_COMP1
  2308. * @arg @ref LL_TIM_TIM22_ETR_RMP_LSE
  2309. *
  2310. * . . TI1_RMP can be one of the following values (**)
  2311. * @arg @ref LL_TIM_TIM22_TI1_RMP_GPIO1
  2312. * @arg @ref LL_TIM_TIM22_TI1_RMP_COMP2
  2313. * @arg @ref LL_TIM_TIM22_TI1_RMP_COMP1
  2314. * @arg @ref LL_TIM_TIM22_TI1_RMP_GPIO2
  2315. *
  2316. * (*) Value not defined in all devices. \n
  2317. * (*) Register not available in all devices.
  2318. * @retval None
  2319. */
  2320. __STATIC_INLINE void LL_TIM_SetRemap(TIM_TypeDef *TIMx, uint32_t Remap)
  2321. {
  2322. MODIFY_REG(TIMx->OR, (Remap >> TIMx_OR_RMP_SHIFT), (Remap & TIMx_OR_RMP_MASK));
  2323. }
  2324. /**
  2325. * @}
  2326. */
  2327. /** @defgroup TIM_LL_EF_FLAG_Management FLAG-Management
  2328. * @{
  2329. */
  2330. /**
  2331. * @brief Clear the update interrupt flag (UIF).
  2332. * @rmtoll SR UIF LL_TIM_ClearFlag_UPDATE
  2333. * @param TIMx Timer instance
  2334. * @retval None
  2335. */
  2336. __STATIC_INLINE void LL_TIM_ClearFlag_UPDATE(TIM_TypeDef *TIMx)
  2337. {
  2338. WRITE_REG(TIMx->SR, ~(TIM_SR_UIF));
  2339. }
  2340. /**
  2341. * @brief Indicate whether update interrupt flag (UIF) is set (update interrupt is pending).
  2342. * @rmtoll SR UIF LL_TIM_IsActiveFlag_UPDATE
  2343. * @param TIMx Timer instance
  2344. * @retval State of bit (1 or 0).
  2345. */
  2346. __STATIC_INLINE uint32_t LL_TIM_IsActiveFlag_UPDATE(const TIM_TypeDef *TIMx)
  2347. {
  2348. return ((READ_BIT(TIMx->SR, TIM_SR_UIF) == (TIM_SR_UIF)) ? 1UL : 0UL);
  2349. }
  2350. /**
  2351. * @brief Clear the Capture/Compare 1 interrupt flag (CC1F).
  2352. * @rmtoll SR CC1IF LL_TIM_ClearFlag_CC1
  2353. * @param TIMx Timer instance
  2354. * @retval None
  2355. */
  2356. __STATIC_INLINE void LL_TIM_ClearFlag_CC1(TIM_TypeDef *TIMx)
  2357. {
  2358. WRITE_REG(TIMx->SR, ~(TIM_SR_CC1IF));
  2359. }
  2360. /**
  2361. * @brief Indicate whether Capture/Compare 1 interrupt flag (CC1F) is set (Capture/Compare 1 interrupt is pending).
  2362. * @rmtoll SR CC1IF LL_TIM_IsActiveFlag_CC1
  2363. * @param TIMx Timer instance
  2364. * @retval State of bit (1 or 0).
  2365. */
  2366. __STATIC_INLINE uint32_t LL_TIM_IsActiveFlag_CC1(const TIM_TypeDef *TIMx)
  2367. {
  2368. return ((READ_BIT(TIMx->SR, TIM_SR_CC1IF) == (TIM_SR_CC1IF)) ? 1UL : 0UL);
  2369. }
  2370. /**
  2371. * @brief Clear the Capture/Compare 2 interrupt flag (CC2F).
  2372. * @rmtoll SR CC2IF LL_TIM_ClearFlag_CC2
  2373. * @param TIMx Timer instance
  2374. * @retval None
  2375. */
  2376. __STATIC_INLINE void LL_TIM_ClearFlag_CC2(TIM_TypeDef *TIMx)
  2377. {
  2378. WRITE_REG(TIMx->SR, ~(TIM_SR_CC2IF));
  2379. }
  2380. /**
  2381. * @brief Indicate whether Capture/Compare 2 interrupt flag (CC2F) is set (Capture/Compare 2 interrupt is pending).
  2382. * @rmtoll SR CC2IF LL_TIM_IsActiveFlag_CC2
  2383. * @param TIMx Timer instance
  2384. * @retval State of bit (1 or 0).
  2385. */
  2386. __STATIC_INLINE uint32_t LL_TIM_IsActiveFlag_CC2(const TIM_TypeDef *TIMx)
  2387. {
  2388. return ((READ_BIT(TIMx->SR, TIM_SR_CC2IF) == (TIM_SR_CC2IF)) ? 1UL : 0UL);
  2389. }
  2390. /**
  2391. * @brief Clear the Capture/Compare 3 interrupt flag (CC3F).
  2392. * @rmtoll SR CC3IF LL_TIM_ClearFlag_CC3
  2393. * @param TIMx Timer instance
  2394. * @retval None
  2395. */
  2396. __STATIC_INLINE void LL_TIM_ClearFlag_CC3(TIM_TypeDef *TIMx)
  2397. {
  2398. WRITE_REG(TIMx->SR, ~(TIM_SR_CC3IF));
  2399. }
  2400. /**
  2401. * @brief Indicate whether Capture/Compare 3 interrupt flag (CC3F) is set (Capture/Compare 3 interrupt is pending).
  2402. * @rmtoll SR CC3IF LL_TIM_IsActiveFlag_CC3
  2403. * @param TIMx Timer instance
  2404. * @retval State of bit (1 or 0).
  2405. */
  2406. __STATIC_INLINE uint32_t LL_TIM_IsActiveFlag_CC3(const TIM_TypeDef *TIMx)
  2407. {
  2408. return ((READ_BIT(TIMx->SR, TIM_SR_CC3IF) == (TIM_SR_CC3IF)) ? 1UL : 0UL);
  2409. }
  2410. /**
  2411. * @brief Clear the Capture/Compare 4 interrupt flag (CC4F).
  2412. * @rmtoll SR CC4IF LL_TIM_ClearFlag_CC4
  2413. * @param TIMx Timer instance
  2414. * @retval None
  2415. */
  2416. __STATIC_INLINE void LL_TIM_ClearFlag_CC4(TIM_TypeDef *TIMx)
  2417. {
  2418. WRITE_REG(TIMx->SR, ~(TIM_SR_CC4IF));
  2419. }
  2420. /**
  2421. * @brief Indicate whether Capture/Compare 4 interrupt flag (CC4F) is set (Capture/Compare 4 interrupt is pending).
  2422. * @rmtoll SR CC4IF LL_TIM_IsActiveFlag_CC4
  2423. * @param TIMx Timer instance
  2424. * @retval State of bit (1 or 0).
  2425. */
  2426. __STATIC_INLINE uint32_t LL_TIM_IsActiveFlag_CC4(const TIM_TypeDef *TIMx)
  2427. {
  2428. return ((READ_BIT(TIMx->SR, TIM_SR_CC4IF) == (TIM_SR_CC4IF)) ? 1UL : 0UL);
  2429. }
  2430. /**
  2431. * @brief Clear the trigger interrupt flag (TIF).
  2432. * @rmtoll SR TIF LL_TIM_ClearFlag_TRIG
  2433. * @param TIMx Timer instance
  2434. * @retval None
  2435. */
  2436. __STATIC_INLINE void LL_TIM_ClearFlag_TRIG(TIM_TypeDef *TIMx)
  2437. {
  2438. WRITE_REG(TIMx->SR, ~(TIM_SR_TIF));
  2439. }
  2440. /**
  2441. * @brief Indicate whether trigger interrupt flag (TIF) is set (trigger interrupt is pending).
  2442. * @rmtoll SR TIF LL_TIM_IsActiveFlag_TRIG
  2443. * @param TIMx Timer instance
  2444. * @retval State of bit (1 or 0).
  2445. */
  2446. __STATIC_INLINE uint32_t LL_TIM_IsActiveFlag_TRIG(const TIM_TypeDef *TIMx)
  2447. {
  2448. return ((READ_BIT(TIMx->SR, TIM_SR_TIF) == (TIM_SR_TIF)) ? 1UL : 0UL);
  2449. }
  2450. /**
  2451. * @brief Clear the Capture/Compare 1 over-capture interrupt flag (CC1OF).
  2452. * @rmtoll SR CC1OF LL_TIM_ClearFlag_CC1OVR
  2453. * @param TIMx Timer instance
  2454. * @retval None
  2455. */
  2456. __STATIC_INLINE void LL_TIM_ClearFlag_CC1OVR(TIM_TypeDef *TIMx)
  2457. {
  2458. WRITE_REG(TIMx->SR, ~(TIM_SR_CC1OF));
  2459. }
  2460. /**
  2461. * @brief Indicate whether Capture/Compare 1 over-capture interrupt flag (CC1OF) is set
  2462. * (Capture/Compare 1 interrupt is pending).
  2463. * @rmtoll SR CC1OF LL_TIM_IsActiveFlag_CC1OVR
  2464. * @param TIMx Timer instance
  2465. * @retval State of bit (1 or 0).
  2466. */
  2467. __STATIC_INLINE uint32_t LL_TIM_IsActiveFlag_CC1OVR(const TIM_TypeDef *TIMx)
  2468. {
  2469. return ((READ_BIT(TIMx->SR, TIM_SR_CC1OF) == (TIM_SR_CC1OF)) ? 1UL : 0UL);
  2470. }
  2471. /**
  2472. * @brief Clear the Capture/Compare 2 over-capture interrupt flag (CC2OF).
  2473. * @rmtoll SR CC2OF LL_TIM_ClearFlag_CC2OVR
  2474. * @param TIMx Timer instance
  2475. * @retval None
  2476. */
  2477. __STATIC_INLINE void LL_TIM_ClearFlag_CC2OVR(TIM_TypeDef *TIMx)
  2478. {
  2479. WRITE_REG(TIMx->SR, ~(TIM_SR_CC2OF));
  2480. }
  2481. /**
  2482. * @brief Indicate whether Capture/Compare 2 over-capture interrupt flag (CC2OF) is set
  2483. * (Capture/Compare 2 over-capture interrupt is pending).
  2484. * @rmtoll SR CC2OF LL_TIM_IsActiveFlag_CC2OVR
  2485. * @param TIMx Timer instance
  2486. * @retval State of bit (1 or 0).
  2487. */
  2488. __STATIC_INLINE uint32_t LL_TIM_IsActiveFlag_CC2OVR(const TIM_TypeDef *TIMx)
  2489. {
  2490. return ((READ_BIT(TIMx->SR, TIM_SR_CC2OF) == (TIM_SR_CC2OF)) ? 1UL : 0UL);
  2491. }
  2492. /**
  2493. * @brief Clear the Capture/Compare 3 over-capture interrupt flag (CC3OF).
  2494. * @rmtoll SR CC3OF LL_TIM_ClearFlag_CC3OVR
  2495. * @param TIMx Timer instance
  2496. * @retval None
  2497. */
  2498. __STATIC_INLINE void LL_TIM_ClearFlag_CC3OVR(TIM_TypeDef *TIMx)
  2499. {
  2500. WRITE_REG(TIMx->SR, ~(TIM_SR_CC3OF));
  2501. }
  2502. /**
  2503. * @brief Indicate whether Capture/Compare 3 over-capture interrupt flag (CC3OF) is set
  2504. * (Capture/Compare 3 over-capture interrupt is pending).
  2505. * @rmtoll SR CC3OF LL_TIM_IsActiveFlag_CC3OVR
  2506. * @param TIMx Timer instance
  2507. * @retval State of bit (1 or 0).
  2508. */
  2509. __STATIC_INLINE uint32_t LL_TIM_IsActiveFlag_CC3OVR(const TIM_TypeDef *TIMx)
  2510. {
  2511. return ((READ_BIT(TIMx->SR, TIM_SR_CC3OF) == (TIM_SR_CC3OF)) ? 1UL : 0UL);
  2512. }
  2513. /**
  2514. * @brief Clear the Capture/Compare 4 over-capture interrupt flag (CC4OF).
  2515. * @rmtoll SR CC4OF LL_TIM_ClearFlag_CC4OVR
  2516. * @param TIMx Timer instance
  2517. * @retval None
  2518. */
  2519. __STATIC_INLINE void LL_TIM_ClearFlag_CC4OVR(TIM_TypeDef *TIMx)
  2520. {
  2521. WRITE_REG(TIMx->SR, ~(TIM_SR_CC4OF));
  2522. }
  2523. /**
  2524. * @brief Indicate whether Capture/Compare 4 over-capture interrupt flag (CC4OF) is set
  2525. * (Capture/Compare 4 over-capture interrupt is pending).
  2526. * @rmtoll SR CC4OF LL_TIM_IsActiveFlag_CC4OVR
  2527. * @param TIMx Timer instance
  2528. * @retval State of bit (1 or 0).
  2529. */
  2530. __STATIC_INLINE uint32_t LL_TIM_IsActiveFlag_CC4OVR(const TIM_TypeDef *TIMx)
  2531. {
  2532. return ((READ_BIT(TIMx->SR, TIM_SR_CC4OF) == (TIM_SR_CC4OF)) ? 1UL : 0UL);
  2533. }
  2534. /**
  2535. * @}
  2536. */
  2537. /** @defgroup TIM_LL_EF_IT_Management IT-Management
  2538. * @{
  2539. */
  2540. /**
  2541. * @brief Enable update interrupt (UIE).
  2542. * @rmtoll DIER UIE LL_TIM_EnableIT_UPDATE
  2543. * @param TIMx Timer instance
  2544. * @retval None
  2545. */
  2546. __STATIC_INLINE void LL_TIM_EnableIT_UPDATE(TIM_TypeDef *TIMx)
  2547. {
  2548. SET_BIT(TIMx->DIER, TIM_DIER_UIE);
  2549. }
  2550. /**
  2551. * @brief Disable update interrupt (UIE).
  2552. * @rmtoll DIER UIE LL_TIM_DisableIT_UPDATE
  2553. * @param TIMx Timer instance
  2554. * @retval None
  2555. */
  2556. __STATIC_INLINE void LL_TIM_DisableIT_UPDATE(TIM_TypeDef *TIMx)
  2557. {
  2558. CLEAR_BIT(TIMx->DIER, TIM_DIER_UIE);
  2559. }
  2560. /**
  2561. * @brief Indicates whether the update interrupt (UIE) is enabled.
  2562. * @rmtoll DIER UIE LL_TIM_IsEnabledIT_UPDATE
  2563. * @param TIMx Timer instance
  2564. * @retval State of bit (1 or 0).
  2565. */
  2566. __STATIC_INLINE uint32_t LL_TIM_IsEnabledIT_UPDATE(const TIM_TypeDef *TIMx)
  2567. {
  2568. return ((READ_BIT(TIMx->DIER, TIM_DIER_UIE) == (TIM_DIER_UIE)) ? 1UL : 0UL);
  2569. }
  2570. /**
  2571. * @brief Enable capture/compare 1 interrupt (CC1IE).
  2572. * @rmtoll DIER CC1IE LL_TIM_EnableIT_CC1
  2573. * @param TIMx Timer instance
  2574. * @retval None
  2575. */
  2576. __STATIC_INLINE void LL_TIM_EnableIT_CC1(TIM_TypeDef *TIMx)
  2577. {
  2578. SET_BIT(TIMx->DIER, TIM_DIER_CC1IE);
  2579. }
  2580. /**
  2581. * @brief Disable capture/compare 1 interrupt (CC1IE).
  2582. * @rmtoll DIER CC1IE LL_TIM_DisableIT_CC1
  2583. * @param TIMx Timer instance
  2584. * @retval None
  2585. */
  2586. __STATIC_INLINE void LL_TIM_DisableIT_CC1(TIM_TypeDef *TIMx)
  2587. {
  2588. CLEAR_BIT(TIMx->DIER, TIM_DIER_CC1IE);
  2589. }
  2590. /**
  2591. * @brief Indicates whether the capture/compare 1 interrupt (CC1IE) is enabled.
  2592. * @rmtoll DIER CC1IE LL_TIM_IsEnabledIT_CC1
  2593. * @param TIMx Timer instance
  2594. * @retval State of bit (1 or 0).
  2595. */
  2596. __STATIC_INLINE uint32_t LL_TIM_IsEnabledIT_CC1(const TIM_TypeDef *TIMx)
  2597. {
  2598. return ((READ_BIT(TIMx->DIER, TIM_DIER_CC1IE) == (TIM_DIER_CC1IE)) ? 1UL : 0UL);
  2599. }
  2600. /**
  2601. * @brief Enable capture/compare 2 interrupt (CC2IE).
  2602. * @rmtoll DIER CC2IE LL_TIM_EnableIT_CC2
  2603. * @param TIMx Timer instance
  2604. * @retval None
  2605. */
  2606. __STATIC_INLINE void LL_TIM_EnableIT_CC2(TIM_TypeDef *TIMx)
  2607. {
  2608. SET_BIT(TIMx->DIER, TIM_DIER_CC2IE);
  2609. }
  2610. /**
  2611. * @brief Disable capture/compare 2 interrupt (CC2IE).
  2612. * @rmtoll DIER CC2IE LL_TIM_DisableIT_CC2
  2613. * @param TIMx Timer instance
  2614. * @retval None
  2615. */
  2616. __STATIC_INLINE void LL_TIM_DisableIT_CC2(TIM_TypeDef *TIMx)
  2617. {
  2618. CLEAR_BIT(TIMx->DIER, TIM_DIER_CC2IE);
  2619. }
  2620. /**
  2621. * @brief Indicates whether the capture/compare 2 interrupt (CC2IE) is enabled.
  2622. * @rmtoll DIER CC2IE LL_TIM_IsEnabledIT_CC2
  2623. * @param TIMx Timer instance
  2624. * @retval State of bit (1 or 0).
  2625. */
  2626. __STATIC_INLINE uint32_t LL_TIM_IsEnabledIT_CC2(const TIM_TypeDef *TIMx)
  2627. {
  2628. return ((READ_BIT(TIMx->DIER, TIM_DIER_CC2IE) == (TIM_DIER_CC2IE)) ? 1UL : 0UL);
  2629. }
  2630. /**
  2631. * @brief Enable capture/compare 3 interrupt (CC3IE).
  2632. * @rmtoll DIER CC3IE LL_TIM_EnableIT_CC3
  2633. * @param TIMx Timer instance
  2634. * @retval None
  2635. */
  2636. __STATIC_INLINE void LL_TIM_EnableIT_CC3(TIM_TypeDef *TIMx)
  2637. {
  2638. SET_BIT(TIMx->DIER, TIM_DIER_CC3IE);
  2639. }
  2640. /**
  2641. * @brief Disable capture/compare 3 interrupt (CC3IE).
  2642. * @rmtoll DIER CC3IE LL_TIM_DisableIT_CC3
  2643. * @param TIMx Timer instance
  2644. * @retval None
  2645. */
  2646. __STATIC_INLINE void LL_TIM_DisableIT_CC3(TIM_TypeDef *TIMx)
  2647. {
  2648. CLEAR_BIT(TIMx->DIER, TIM_DIER_CC3IE);
  2649. }
  2650. /**
  2651. * @brief Indicates whether the capture/compare 3 interrupt (CC3IE) is enabled.
  2652. * @rmtoll DIER CC3IE LL_TIM_IsEnabledIT_CC3
  2653. * @param TIMx Timer instance
  2654. * @retval State of bit (1 or 0).
  2655. */
  2656. __STATIC_INLINE uint32_t LL_TIM_IsEnabledIT_CC3(const TIM_TypeDef *TIMx)
  2657. {
  2658. return ((READ_BIT(TIMx->DIER, TIM_DIER_CC3IE) == (TIM_DIER_CC3IE)) ? 1UL : 0UL);
  2659. }
  2660. /**
  2661. * @brief Enable capture/compare 4 interrupt (CC4IE).
  2662. * @rmtoll DIER CC4IE LL_TIM_EnableIT_CC4
  2663. * @param TIMx Timer instance
  2664. * @retval None
  2665. */
  2666. __STATIC_INLINE void LL_TIM_EnableIT_CC4(TIM_TypeDef *TIMx)
  2667. {
  2668. SET_BIT(TIMx->DIER, TIM_DIER_CC4IE);
  2669. }
  2670. /**
  2671. * @brief Disable capture/compare 4 interrupt (CC4IE).
  2672. * @rmtoll DIER CC4IE LL_TIM_DisableIT_CC4
  2673. * @param TIMx Timer instance
  2674. * @retval None
  2675. */
  2676. __STATIC_INLINE void LL_TIM_DisableIT_CC4(TIM_TypeDef *TIMx)
  2677. {
  2678. CLEAR_BIT(TIMx->DIER, TIM_DIER_CC4IE);
  2679. }
  2680. /**
  2681. * @brief Indicates whether the capture/compare 4 interrupt (CC4IE) is enabled.
  2682. * @rmtoll DIER CC4IE LL_TIM_IsEnabledIT_CC4
  2683. * @param TIMx Timer instance
  2684. * @retval State of bit (1 or 0).
  2685. */
  2686. __STATIC_INLINE uint32_t LL_TIM_IsEnabledIT_CC4(const TIM_TypeDef *TIMx)
  2687. {
  2688. return ((READ_BIT(TIMx->DIER, TIM_DIER_CC4IE) == (TIM_DIER_CC4IE)) ? 1UL : 0UL);
  2689. }
  2690. /**
  2691. * @brief Enable trigger interrupt (TIE).
  2692. * @rmtoll DIER TIE LL_TIM_EnableIT_TRIG
  2693. * @param TIMx Timer instance
  2694. * @retval None
  2695. */
  2696. __STATIC_INLINE void LL_TIM_EnableIT_TRIG(TIM_TypeDef *TIMx)
  2697. {
  2698. SET_BIT(TIMx->DIER, TIM_DIER_TIE);
  2699. }
  2700. /**
  2701. * @brief Disable trigger interrupt (TIE).
  2702. * @rmtoll DIER TIE LL_TIM_DisableIT_TRIG
  2703. * @param TIMx Timer instance
  2704. * @retval None
  2705. */
  2706. __STATIC_INLINE void LL_TIM_DisableIT_TRIG(TIM_TypeDef *TIMx)
  2707. {
  2708. CLEAR_BIT(TIMx->DIER, TIM_DIER_TIE);
  2709. }
  2710. /**
  2711. * @brief Indicates whether the trigger interrupt (TIE) is enabled.
  2712. * @rmtoll DIER TIE LL_TIM_IsEnabledIT_TRIG
  2713. * @param TIMx Timer instance
  2714. * @retval State of bit (1 or 0).
  2715. */
  2716. __STATIC_INLINE uint32_t LL_TIM_IsEnabledIT_TRIG(const TIM_TypeDef *TIMx)
  2717. {
  2718. return ((READ_BIT(TIMx->DIER, TIM_DIER_TIE) == (TIM_DIER_TIE)) ? 1UL : 0UL);
  2719. }
  2720. /**
  2721. * @}
  2722. */
  2723. /** @defgroup TIM_LL_EF_DMA_Management DMA Management
  2724. * @{
  2725. */
  2726. /**
  2727. * @brief Enable update DMA request (UDE).
  2728. * @rmtoll DIER UDE LL_TIM_EnableDMAReq_UPDATE
  2729. * @param TIMx Timer instance
  2730. * @retval None
  2731. */
  2732. __STATIC_INLINE void LL_TIM_EnableDMAReq_UPDATE(TIM_TypeDef *TIMx)
  2733. {
  2734. SET_BIT(TIMx->DIER, TIM_DIER_UDE);
  2735. }
  2736. /**
  2737. * @brief Disable update DMA request (UDE).
  2738. * @rmtoll DIER UDE LL_TIM_DisableDMAReq_UPDATE
  2739. * @param TIMx Timer instance
  2740. * @retval None
  2741. */
  2742. __STATIC_INLINE void LL_TIM_DisableDMAReq_UPDATE(TIM_TypeDef *TIMx)
  2743. {
  2744. CLEAR_BIT(TIMx->DIER, TIM_DIER_UDE);
  2745. }
  2746. /**
  2747. * @brief Indicates whether the update DMA request (UDE) is enabled.
  2748. * @rmtoll DIER UDE LL_TIM_IsEnabledDMAReq_UPDATE
  2749. * @param TIMx Timer instance
  2750. * @retval State of bit (1 or 0).
  2751. */
  2752. __STATIC_INLINE uint32_t LL_TIM_IsEnabledDMAReq_UPDATE(const TIM_TypeDef *TIMx)
  2753. {
  2754. return ((READ_BIT(TIMx->DIER, TIM_DIER_UDE) == (TIM_DIER_UDE)) ? 1UL : 0UL);
  2755. }
  2756. /**
  2757. * @brief Enable capture/compare 1 DMA request (CC1DE).
  2758. * @rmtoll DIER CC1DE LL_TIM_EnableDMAReq_CC1
  2759. * @param TIMx Timer instance
  2760. * @retval None
  2761. */
  2762. __STATIC_INLINE void LL_TIM_EnableDMAReq_CC1(TIM_TypeDef *TIMx)
  2763. {
  2764. SET_BIT(TIMx->DIER, TIM_DIER_CC1DE);
  2765. }
  2766. /**
  2767. * @brief Disable capture/compare 1 DMA request (CC1DE).
  2768. * @rmtoll DIER CC1DE LL_TIM_DisableDMAReq_CC1
  2769. * @param TIMx Timer instance
  2770. * @retval None
  2771. */
  2772. __STATIC_INLINE void LL_TIM_DisableDMAReq_CC1(TIM_TypeDef *TIMx)
  2773. {
  2774. CLEAR_BIT(TIMx->DIER, TIM_DIER_CC1DE);
  2775. }
  2776. /**
  2777. * @brief Indicates whether the capture/compare 1 DMA request (CC1DE) is enabled.
  2778. * @rmtoll DIER CC1DE LL_TIM_IsEnabledDMAReq_CC1
  2779. * @param TIMx Timer instance
  2780. * @retval State of bit (1 or 0).
  2781. */
  2782. __STATIC_INLINE uint32_t LL_TIM_IsEnabledDMAReq_CC1(const TIM_TypeDef *TIMx)
  2783. {
  2784. return ((READ_BIT(TIMx->DIER, TIM_DIER_CC1DE) == (TIM_DIER_CC1DE)) ? 1UL : 0UL);
  2785. }
  2786. /**
  2787. * @brief Enable capture/compare 2 DMA request (CC2DE).
  2788. * @rmtoll DIER CC2DE LL_TIM_EnableDMAReq_CC2
  2789. * @param TIMx Timer instance
  2790. * @retval None
  2791. */
  2792. __STATIC_INLINE void LL_TIM_EnableDMAReq_CC2(TIM_TypeDef *TIMx)
  2793. {
  2794. SET_BIT(TIMx->DIER, TIM_DIER_CC2DE);
  2795. }
  2796. /**
  2797. * @brief Disable capture/compare 2 DMA request (CC2DE).
  2798. * @rmtoll DIER CC2DE LL_TIM_DisableDMAReq_CC2
  2799. * @param TIMx Timer instance
  2800. * @retval None
  2801. */
  2802. __STATIC_INLINE void LL_TIM_DisableDMAReq_CC2(TIM_TypeDef *TIMx)
  2803. {
  2804. CLEAR_BIT(TIMx->DIER, TIM_DIER_CC2DE);
  2805. }
  2806. /**
  2807. * @brief Indicates whether the capture/compare 2 DMA request (CC2DE) is enabled.
  2808. * @rmtoll DIER CC2DE LL_TIM_IsEnabledDMAReq_CC2
  2809. * @param TIMx Timer instance
  2810. * @retval State of bit (1 or 0).
  2811. */
  2812. __STATIC_INLINE uint32_t LL_TIM_IsEnabledDMAReq_CC2(const TIM_TypeDef *TIMx)
  2813. {
  2814. return ((READ_BIT(TIMx->DIER, TIM_DIER_CC2DE) == (TIM_DIER_CC2DE)) ? 1UL : 0UL);
  2815. }
  2816. /**
  2817. * @brief Enable capture/compare 3 DMA request (CC3DE).
  2818. * @rmtoll DIER CC3DE LL_TIM_EnableDMAReq_CC3
  2819. * @param TIMx Timer instance
  2820. * @retval None
  2821. */
  2822. __STATIC_INLINE void LL_TIM_EnableDMAReq_CC3(TIM_TypeDef *TIMx)
  2823. {
  2824. SET_BIT(TIMx->DIER, TIM_DIER_CC3DE);
  2825. }
  2826. /**
  2827. * @brief Disable capture/compare 3 DMA request (CC3DE).
  2828. * @rmtoll DIER CC3DE LL_TIM_DisableDMAReq_CC3
  2829. * @param TIMx Timer instance
  2830. * @retval None
  2831. */
  2832. __STATIC_INLINE void LL_TIM_DisableDMAReq_CC3(TIM_TypeDef *TIMx)
  2833. {
  2834. CLEAR_BIT(TIMx->DIER, TIM_DIER_CC3DE);
  2835. }
  2836. /**
  2837. * @brief Indicates whether the capture/compare 3 DMA request (CC3DE) is enabled.
  2838. * @rmtoll DIER CC3DE LL_TIM_IsEnabledDMAReq_CC3
  2839. * @param TIMx Timer instance
  2840. * @retval State of bit (1 or 0).
  2841. */
  2842. __STATIC_INLINE uint32_t LL_TIM_IsEnabledDMAReq_CC3(const TIM_TypeDef *TIMx)
  2843. {
  2844. return ((READ_BIT(TIMx->DIER, TIM_DIER_CC3DE) == (TIM_DIER_CC3DE)) ? 1UL : 0UL);
  2845. }
  2846. /**
  2847. * @brief Enable capture/compare 4 DMA request (CC4DE).
  2848. * @rmtoll DIER CC4DE LL_TIM_EnableDMAReq_CC4
  2849. * @param TIMx Timer instance
  2850. * @retval None
  2851. */
  2852. __STATIC_INLINE void LL_TIM_EnableDMAReq_CC4(TIM_TypeDef *TIMx)
  2853. {
  2854. SET_BIT(TIMx->DIER, TIM_DIER_CC4DE);
  2855. }
  2856. /**
  2857. * @brief Disable capture/compare 4 DMA request (CC4DE).
  2858. * @rmtoll DIER CC4DE LL_TIM_DisableDMAReq_CC4
  2859. * @param TIMx Timer instance
  2860. * @retval None
  2861. */
  2862. __STATIC_INLINE void LL_TIM_DisableDMAReq_CC4(TIM_TypeDef *TIMx)
  2863. {
  2864. CLEAR_BIT(TIMx->DIER, TIM_DIER_CC4DE);
  2865. }
  2866. /**
  2867. * @brief Indicates whether the capture/compare 4 DMA request (CC4DE) is enabled.
  2868. * @rmtoll DIER CC4DE LL_TIM_IsEnabledDMAReq_CC4
  2869. * @param TIMx Timer instance
  2870. * @retval State of bit (1 or 0).
  2871. */
  2872. __STATIC_INLINE uint32_t LL_TIM_IsEnabledDMAReq_CC4(const TIM_TypeDef *TIMx)
  2873. {
  2874. return ((READ_BIT(TIMx->DIER, TIM_DIER_CC4DE) == (TIM_DIER_CC4DE)) ? 1UL : 0UL);
  2875. }
  2876. /**
  2877. * @brief Enable trigger interrupt (TDE).
  2878. * @rmtoll DIER TDE LL_TIM_EnableDMAReq_TRIG
  2879. * @param TIMx Timer instance
  2880. * @retval None
  2881. */
  2882. __STATIC_INLINE void LL_TIM_EnableDMAReq_TRIG(TIM_TypeDef *TIMx)
  2883. {
  2884. SET_BIT(TIMx->DIER, TIM_DIER_TDE);
  2885. }
  2886. /**
  2887. * @brief Disable trigger interrupt (TDE).
  2888. * @rmtoll DIER TDE LL_TIM_DisableDMAReq_TRIG
  2889. * @param TIMx Timer instance
  2890. * @retval None
  2891. */
  2892. __STATIC_INLINE void LL_TIM_DisableDMAReq_TRIG(TIM_TypeDef *TIMx)
  2893. {
  2894. CLEAR_BIT(TIMx->DIER, TIM_DIER_TDE);
  2895. }
  2896. /**
  2897. * @brief Indicates whether the trigger interrupt (TDE) is enabled.
  2898. * @rmtoll DIER TDE LL_TIM_IsEnabledDMAReq_TRIG
  2899. * @param TIMx Timer instance
  2900. * @retval State of bit (1 or 0).
  2901. */
  2902. __STATIC_INLINE uint32_t LL_TIM_IsEnabledDMAReq_TRIG(const TIM_TypeDef *TIMx)
  2903. {
  2904. return ((READ_BIT(TIMx->DIER, TIM_DIER_TDE) == (TIM_DIER_TDE)) ? 1UL : 0UL);
  2905. }
  2906. /**
  2907. * @}
  2908. */
  2909. /** @defgroup TIM_LL_EF_EVENT_Management EVENT-Management
  2910. * @{
  2911. */
  2912. /**
  2913. * @brief Generate an update event.
  2914. * @rmtoll EGR UG LL_TIM_GenerateEvent_UPDATE
  2915. * @param TIMx Timer instance
  2916. * @retval None
  2917. */
  2918. __STATIC_INLINE void LL_TIM_GenerateEvent_UPDATE(TIM_TypeDef *TIMx)
  2919. {
  2920. SET_BIT(TIMx->EGR, TIM_EGR_UG);
  2921. }
  2922. /**
  2923. * @brief Generate Capture/Compare 1 event.
  2924. * @rmtoll EGR CC1G LL_TIM_GenerateEvent_CC1
  2925. * @param TIMx Timer instance
  2926. * @retval None
  2927. */
  2928. __STATIC_INLINE void LL_TIM_GenerateEvent_CC1(TIM_TypeDef *TIMx)
  2929. {
  2930. SET_BIT(TIMx->EGR, TIM_EGR_CC1G);
  2931. }
  2932. /**
  2933. * @brief Generate Capture/Compare 2 event.
  2934. * @rmtoll EGR CC2G LL_TIM_GenerateEvent_CC2
  2935. * @param TIMx Timer instance
  2936. * @retval None
  2937. */
  2938. __STATIC_INLINE void LL_TIM_GenerateEvent_CC2(TIM_TypeDef *TIMx)
  2939. {
  2940. SET_BIT(TIMx->EGR, TIM_EGR_CC2G);
  2941. }
  2942. /**
  2943. * @brief Generate Capture/Compare 3 event.
  2944. * @rmtoll EGR CC3G LL_TIM_GenerateEvent_CC3
  2945. * @param TIMx Timer instance
  2946. * @retval None
  2947. */
  2948. __STATIC_INLINE void LL_TIM_GenerateEvent_CC3(TIM_TypeDef *TIMx)
  2949. {
  2950. SET_BIT(TIMx->EGR, TIM_EGR_CC3G);
  2951. }
  2952. /**
  2953. * @brief Generate Capture/Compare 4 event.
  2954. * @rmtoll EGR CC4G LL_TIM_GenerateEvent_CC4
  2955. * @param TIMx Timer instance
  2956. * @retval None
  2957. */
  2958. __STATIC_INLINE void LL_TIM_GenerateEvent_CC4(TIM_TypeDef *TIMx)
  2959. {
  2960. SET_BIT(TIMx->EGR, TIM_EGR_CC4G);
  2961. }
  2962. /**
  2963. * @brief Generate trigger event.
  2964. * @rmtoll EGR TG LL_TIM_GenerateEvent_TRIG
  2965. * @param TIMx Timer instance
  2966. * @retval None
  2967. */
  2968. __STATIC_INLINE void LL_TIM_GenerateEvent_TRIG(TIM_TypeDef *TIMx)
  2969. {
  2970. SET_BIT(TIMx->EGR, TIM_EGR_TG);
  2971. }
  2972. /**
  2973. * @}
  2974. */
  2975. #if defined(USE_FULL_LL_DRIVER)
  2976. /** @defgroup TIM_LL_EF_Init Initialisation and deinitialisation functions
  2977. * @{
  2978. */
  2979. ErrorStatus LL_TIM_DeInit(const TIM_TypeDef *TIMx);
  2980. void LL_TIM_StructInit(LL_TIM_InitTypeDef *TIM_InitStruct);
  2981. ErrorStatus LL_TIM_Init(TIM_TypeDef *TIMx, const LL_TIM_InitTypeDef *TIM_InitStruct);
  2982. void LL_TIM_OC_StructInit(LL_TIM_OC_InitTypeDef *TIM_OC_InitStruct);
  2983. ErrorStatus LL_TIM_OC_Init(TIM_TypeDef *TIMx, uint32_t Channel, const LL_TIM_OC_InitTypeDef *TIM_OC_InitStruct);
  2984. void LL_TIM_IC_StructInit(LL_TIM_IC_InitTypeDef *TIM_ICInitStruct);
  2985. ErrorStatus LL_TIM_IC_Init(TIM_TypeDef *TIMx, uint32_t Channel, const LL_TIM_IC_InitTypeDef *TIM_IC_InitStruct);
  2986. void LL_TIM_ENCODER_StructInit(LL_TIM_ENCODER_InitTypeDef *TIM_EncoderInitStruct);
  2987. ErrorStatus LL_TIM_ENCODER_Init(TIM_TypeDef *TIMx, const LL_TIM_ENCODER_InitTypeDef *TIM_EncoderInitStruct);
  2988. /**
  2989. * @}
  2990. */
  2991. #endif /* USE_FULL_LL_DRIVER */
  2992. /**
  2993. * @}
  2994. */
  2995. /**
  2996. * @}
  2997. */
  2998. #endif /* TIM1 || TIM3 || TIM21 || TIM22 || TIM6 || TIM7 */
  2999. /**
  3000. * @}
  3001. */
  3002. #ifdef __cplusplus
  3003. }
  3004. #endif
  3005. #endif /* __STM32L0xx_LL_TIM_H */